EN: This Datasheet is presented by the manufacturer. Please visit our website for pricing and availability at www.hestore.hu. TS3A44159 SCDS225B - MARCH 2007 - REVISED JANUARY 2015 # TS3A44159 0.45-Ω Quad SPDT Analog Switch 4-Channel 2:1 Multiplexer – Demultiplexer With Two Controls #### **Features** - Specified Break-Before-Make Switching - Low ON-State Resistance ( $<0.5 \Omega$ ) - Control Inputs Are 1.8-V Logic Compatible - Low Charge Injection - **Excellent ON-State Resistance Matching** - Low Total Harmonic Distortion (THD) - 1.65-V to 4.3-V Single-Supply Operation - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22 - ±2000-V Human-Body Model (A114-B, Class II) - ±1000-V Charged-Device Model (C101) # **Applications** - Cell Phones - **PDAs** - Portable Instrumentation - Audio and Video Signal Routing - Low-Voltage Data-Acquisition Systems - Communication Circuits - Modems - Hard Drives - Computer Peripherals - Wireless Pins and Peripherals # 3 Description The TS3A44159 is a bidirectional 4-channel singlepole double-throw (SPDT) analog switch with two control inputs, which is designed to operate from 1.65 V to 4.3 V. This device is also known as a 2 channel double-pole double-throw (DPDT) configuration. It offers low ON-state resistance and excellent ON-state resistance matching with the break-before-make feature that prevents signal distortion during the transferring of a signal from one channel to another. The device has an excellent total harmonic distortion (THD) performance and consumes very low power. These features make this device suitable for portable audio applications #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | | TSSOP (16) | 5.00 mm × 4.40 mm | | TS3A44159 | VQFN (16) | 3.00 mm × 3.00 mm | | | UQFN (16) | 2.60 mm × 1.80 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### Simplified Schematic # **Table of Contents** | 1 | Features 1 | 8 Detailed Description | 19 | |---|--------------------------------------------------|-----------------------------------------------------|----| | 2 | Applications 1 | 8.1 Overview | 19 | | 3 | Description 1 | 8.2 Functional Block Diagram | 19 | | 4 | Revision History2 | 8.3 Feature Description | 19 | | 5 | Pin Configuration and Functions | 8.4 Device Functional Modes | 19 | | 6 | Specifications4 | 9 Application and Implementation | 20 | | U | 6.1 Absolute Maximum Ratings | 9.1 Application Information | 20 | | | 6.2 ESD Ratings | 9.2 Typical Application | 20 | | | 6.3 Recommended Operating Conditions | 10 Power Supply Recommendations | 22 | | | 6.4 Thermal Information | 11 Layout | 22 | | | 6.5 Electrical Characteristics for 1.8-V Supply | 11.1 Layout Guidelines | | | | 6.6 Electrical Characteristics for 2.1-V Supply | 11.2 Layout Example | | | | 6.7 Electrical Characteristics for 2.5-V Supply | 12 Device and Documentation Support | | | | 6.8 Electrical Characteristics for 3.3-V Supply | 12.1 Trademarks | | | | 6.9 Electrical Characteristics for 4.3-V Supply9 | 12.2 Electrostatic Discharge Caution | 23 | | | 6.10 Typical Characteristics | 12.3 Glossary | | | 7 | Parameter Measurement Information 14 | 13 Mechanical, Packaging, and Orderable Information | 23 | # 4 Revision History # Changes from Revision B (October 2012) to Revision C **Page** Submit Documentation Feedback # 5 Pin Configuration and Functions ## **Pin Functions** | | P | IN | | I/O | DESCRIPTION | |--------|---------|---------|-------|-----|--------------------------------------------| | PW NO. | RGT NO. | RSV NO. | NAME | 1/0 | DESCRIPTION | | 1 | 3 | 15 | NO2 | I/O | Normally Open | | 2 | 4 | 16 | COM2 | I/O | Common | | 3 | 5 | 1 | NC2 | I/O | Normally Closed | | 4 | 6 | 2 | GND | _ | Ground | | 5 | 7 | 3 | NO3 | I/O | Normally Open | | 6 | 8 | 4 | COM3 | I/O | Common | | 7 | 9 | 5 | NC3 | I/O | Normally Closed | | 8 | 10 | 6 | IN3-4 | I | Digital Control to connect COM to NO or NC | | 9 | 11 | 7 | NO4 | I/O | Normally Open | | 10 | 12 | 8 | COM4 | I/O | Common | | 11 | 13 | 9 | NC4 | I/O | Normally Closed | | 12 | 14 | 10 | VCC | I | Power Supply | | 13 | 15 | 11 | NO1 | I/O | Normally Open | | 14 | 16 | 12 | COM1 | I/O | Common | | 15 | 1 | 13 | NC1 | I/O | Normally Closed | | 16 | 2 | 14 | IN1-2 | I/O | Digital Control to connect COM to NO or NC | # 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) | | | | MIN | MAX | UNIT | |--------------------------------------------------------|---------------------------------------------|-------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage <sup>(3)</sup> | Supply voltage (3) | | | V | | $V_{NC}$ $V_{NO}$ $V_{COM}$ | Analog voltage <sup>(3)</sup> (4) (5) | | -0.5 | V <sub>CC</sub> + 0.5 | ٧ | | I <sub>K</sub> | Analog port diode current | $V_{NC}$ , $V_{NO}$ , $V_{COM} < 0$ | -50 | | mA | | I <sub>NC</sub><br>I <sub>NO</sub><br>I <sub>COM</sub> | ON-state switch current | | -200 | 200 | | | | ON-state peak switch current <sup>(6)</sup> | $V_{NC}$ , $V_{NO}$ , $V_{COM} = 0$ to $V_{CC}$ | -400 | 400 | mA | | $V_{IN}$ | Digital input voltage | | -0.5 | 4.6 | ٧ | | I <sub>IK</sub> | Digital input clamp current(3) (4) | V <sub>1</sub> < 0 | -50 | | mA | | I <sub>CC</sub> | Continuous current through V <sub>CC</sub> | | | 100 | mA | | I <sub>GND</sub> | Continuous current through GND | | | | mA | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum - (3) All voltages are with respect to ground, unless otherwise specified. - (4) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - (5) This value is limited to 4.6 V maximum. - (6) Pulse at 1-ms duration <10% duty cycle # 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------------------|-----------------------|-----|-----|------| | V <sub>CC</sub> | Supply Voltage | 0 | 4.3 | V | | $V_{NC} \ V_{NO} \ V_{COM}$ | Analog Voltage | 0 | 4.3 | V | | V <sub>IN</sub> | Digital Input Voltage | 0 | 4.3 | V | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.4 Thermal Information | | | | TS3A44159 | | | |----------------------|----------------------------------------------|-------|-----------|-------|------| | | THERMAL METRIC <sup>(1)</sup> | PW | RGT | RSV | UNIT | | | | | 16 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 108.0 | 45.4 | 107.1 | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 43.0 | 58.1 | 41.2 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 53.1 | 18.6 | 43.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.6 | 1.1 | 1.1 | °C/W | | $\psi_{JB}$ | Junction-to-board characterization parameter | 52.5 | 18.6 | 43.6 | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | 3.9 | N/A | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics for 1.8-V Supply $V_{CC} = 1.65 \text{ V}$ to 1.95 V. $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted)<sup>(1)</sup> | PA | RAMETER | TEST CON | NDITIONS | TA | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------|---------------------|-----|------|-----------------|------| | ANALOG S | WITCH | | | | | | | | | | $V_{COM}$ , $V_{NO}$ , $V_{NC}$ | Analog signal range | | | | | 0 | | V <sub>CC</sub> | V | | R <sub>on</sub> | ON-state resistance | $V_{NO}$ or $V_{NC} = 1.5 \text{ V}$ ,<br>$I_{COM} = -100 \text{ mA}$ , | Switch ON,<br>See Figure 16 | 25°C<br>Full | 1.65 V | | 0.5 | 0.7 | Ω | | | ON-state | $V_{NO}$ or $V_{NC} = 1.5 \text{ V}$ , | | 25°C | | | 0.05 | 0.07 | | | $\Delta R_{on}$ | resistance match<br>between<br>channels | 0.6 V<br>I <sub>COM</sub> = -100 mA, | Switch ON,<br>See Figure 16 | Full | 1.65 V | | | 0.1 | Ω | | | ON-state | $V_{NO}$ or $V_{NC} = 1.5 \text{ V}$ , | 0 11 1 011 | 25°C | | | 0.5 | 0.7 | | | $R_{on(flat)}$ | resistance<br>flatness | 0.6 V<br>1.5 V, 2.5 V,<br>I <sub>COM</sub> = -100 mA, | Switch ON,<br>See Figure 16 | Full | 1.65 V | | | 0.8 | Ω | | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -10 | 0.5 | 10 | | | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | NC, NO<br>OFF leakage<br>current | $\begin{aligned} &V_{COM} = 1.65 \ V, \\ ∨ \\ &V_{NO} \ or \ V_{NC} = 1.65 \ V, \\ &V_{COM} = 0.3 \ V, \end{aligned}$ | See Figure 17 | Full | 1.95 V | -20 | | 20 | nA | | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -10 | 0.1 | 10 | | | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | NC, NO<br>ON leakage<br>current | $V_{COM}$ = Open,<br>or $V_{NO}$ or $V_{NC}$ = 1.65 V, $V_{COM}$ = Open, | See Figure 18 | Full | 1.95 V | -20 | | 20 | nA | | | | V <sub>NO</sub> or V <sub>NC</sub> = Open, | | 25°C | | -10 | 0.1 | 10 | | | I <sub>COM(ON)</sub> | COM<br>ON leakage<br>current | $\begin{aligned} &V_{COM} = 0.3V,\\ &\text{or}\\ &V_{NO} \text{ or } V_{NC} = Open,\\ &V_{COM} = 1.65 \text{ V}, \end{aligned}$ | See Figure 18 | Full | 1.95 V | -20 | | 20 | nA | | DIGITAL CO | ONTROL INPUTS (IN | 1-2, IN3-4) <sup>(2)</sup> | | | | | | | | | V <sub>IH</sub> | Input logic high | | | Full | | 1 | | 4.3 | V | | $V_{IL}$ | Input logic low | | | Full | | 0 | | 0.4 | V | | I <sub>IH</sub> , I <sub>IL</sub> | Input leakage current | V <sub>IN</sub> = 3.6 V or 0 | | 25°C<br>Full | 1.95 V | | 0.5 | 10<br>50 | nA | | DYNAMIC | | | | 7 011 | | | | 50 | | | | | | | 25°C | 1.8 V | | 40 | 70 | | | t <sub>ON</sub> | Turn-on time | $V_{COM} = V_{CC},$ $R_L = 50 \Omega,$ | $C_L = 35 pF$ | Full | 1.65 V to<br>1.95 V | | | 75 | ns | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum <sup>(2)</sup> All unused digital inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. # **Electrical Characteristics for 1.8-V Supply (continued)** $V_{CC}$ = 1.65 V to 1.95 V, $T_A$ = -40°C to 85°C (unless otherwise noted)<sup>(1)</sup> | PA | ARAMETER | TEST CO | NDITIONS | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------|------------------------|------|---------------------|-----|-------|------|------| | | | $V_{COM} = V_{CC}$ | | 25°C | 1.8 V | | 22 | 45 | | | t <sub>OFF</sub> | Turn-off time | $V_{COM} = V_{CC},$ $R_L = 50 \Omega,$ | $C_L = 35 pF$ | Full | 1.65 V to<br>1.95 V | | | 50 | ns | | | Break-before- | $V_{NC} = V_{NO} = V_{CC}$ | | 25°C | 1.8 V | 5 | 25 | 70 | | | t <sub>BBM</sub> | make time | $v_{NC} = v_{NO} = v_{CC},$ $R_L = 50 \Omega,$ | $C_L = 35 pF$ | Full | 1.65 V to<br>1.95 V | 4 | | 75 | ns | | $Q_{\mathbb{C}}$ | Charge injection | $V_{GEN} = 0,$<br>$R_{GEN} = 0,$ | C <sub>L</sub> = 1 nF | 25°C | 1.8 V | | 64 | | рС | | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | NC, NO<br>OFF capacitance | $V_{NC}$ or $V_{NO} = V_{CC}$ or GND, Switch OFF, | See Figure 19 | 25°C | 1.8 V | | 52 | , | pF | | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | NC, NO<br>ON capacitance | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>CC</sub> or GND,<br>Switch OFF, | See Figure 19 | 25°C | 1.8 V | | 164 | | pF | | C <sub>COM(ON)</sub> | COM<br>ON capacitance | $V_{COM} = V_{CC}$ or GND,<br>Switch ON, | See Figure 19 | 25°C | 1.8 V | | 164 | | pF | | C <sub>I</sub> | Digital input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | | 25°C | 1.8 V | | 2.5 | | pF | | BW | Bandwidth | $R_L = 50 \Omega$ , | Switch ON | 25°C | 1.8 V | | 35 | | MHz | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \ \Omega,$<br>$f = 100 \ kHz,$ | Switch OFF | 25°C | 1.8 V | | -71 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \ \Omega,$<br>$f = 100 \ kHz,$ | Switch ON | 25°C | 1.8 V | | -73 | | dB | | THD | Total harmonic distortion | $\begin{aligned} R_L &= 600 \ \Omega, \\ C_L &= 50 \ pF, \\ V_{COM} &= GND \ to \ V_{CC} \end{aligned}$ | f = 20 Hz to<br>20 kHz | 25°C | 1.8 V | | 0.1% | | | | SUPPLY | · | · | · | · - | <u> </u> | | | | | | 1 | Positive supply | $V_I = V_{CC}$ or GND, | Switch ON or OFF | 25°C | 1.95 V | | 0.001 | 0.05 | | | I <sub>CC</sub> | current | VI = VCC OI GIND, | SWILCH ON OF OFF | Full | 1.95 V | | | 0.15 | μA | # 6.6 Electrical Characteristics for 2.1-V Supply $V_{CC}$ = 2.00 V to 2.20 V, $T_A$ = -40°C to 85°C (unless otherwise noted)<sup>(1)</sup> | - 00 | PARAMETER | TEST CONDITIONS | TA | V <sub>cc</sub> | MIN | TYP MAX | UNIT | |-----------------|------------------------|-----------------|------|-----------------|-----|---------|------| | DIGITA | AL CONTROL INPUTS (IN1 | I-2, IN3-4) | | | | | | | V <sub>IH</sub> | Input logic high | | Full | | 1.2 | 4.3 | V | | $V_{IL}$ | Input logic low | | Full | | 0 | 0.5 | V | (1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum # 6.7 Electrical Characteristics for 2.5-V Supply $V_{CC} = 2.3 \text{ V}$ to 2.7 V, $T_A = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted)<sup>(1)</sup> | Name Parameter Test Conditions Ta Vcc | | 0.45 | V <sub>CC</sub> 0.6 0.7 0.07 | V | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------------------|----| | V <sub>NO</sub> , V <sub>NC</sub> range V <sub>NO</sub> or V <sub>NC</sub> = 1.8 V, Switch ON, See Figure 16 17 See Figure 17 See Figure 17 See Figure 17 See Figure 17 See Figure 17 See Figure 18 19 S | | 0.045 | 0.6<br>0.7<br>0.07 | | | No No No No No No No No | | 0.045 | 0.7 | Ω | | ARon resistance match between channels CoM = -100 mA, See Figure 16 Full 2.3 V | | | | | | No of VNC = 1.8 V, 0.8 V Switch ON, See Figure 16 Full 2.3 V | , | 0.06 | 0.1 | Ω | | $\begin{array}{c} \text{NO(OFF)} \\ \text{NO(OFF)} \\ \text{NC(OFF)} $ | | | 0.15 | Ω | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -10 | 0.5 | 10 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -20 | | 20 | nA | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -10 | 0.1 | 10 | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -20 | | 20 | nA | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | -10 | 0.1 | 10 | | | DIGITAL CONTROL INPUTS (IN1-2, IN3-4) <sup>(2)</sup> V <sub>IH</sub> | -20 | | 20 | nA | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1 | | | | | Input leakage current $V_{IN} = 3.6 \text{ V or } 0$ $\frac{25^{\circ}\text{C}}{\text{Full}}$ 2.7 V | 1.2 | | 4.3 | V | | $V_{\rm IN} = 3.6 \ {\rm V \ or \ 0}$ Full 2.7 V | 0 | | 0.6 | V | | | | 0.5 | 10<br>50 | nA | | 25°C: 2.5 V | | | | | | | • | 2.6 | 47 | | | ton Turn-on time $ \begin{vmatrix} V_{\text{COM}} = V_{\text{CC}}, \\ R_{\text{L}} = 50 \ \Omega, \end{vmatrix} $ | | | 50 | ns | | 25°C 2.5 V | | 16.5 | 34 | | | Turn-off time $V_{COM} = V_{CC}$ , $R_L = 50 \ \Omega$ , $C_L = 35 \ pF$ Full $2.3 \ V_C$ | | | 35 | ns | | 25°C 2.5 V | 4 | 15 | 35 | | | Break-beforemake time $V_{NC} = V_{NO} = V_{CC}$ , $C_L = 35 \text{ pF}$ Full $C_L = 35 \text{ pF}$ Full $C_L = 35 \text{ pF}$ | | | 35 | ns | | $V_{GEN} = 0,$ $V_{GEN} = 0,$ $C_{L} = 1 \text{ nF}$ 25°C 2.5 V | | 84 | | рС | | $C_{NC(OFF)}$ , NC, NO $V_{NC}$ or $V_{NO} = V_{CC}$ or GND, See Figure 19 25°C 2.5 V Switch OFF, | , | 52 | | pF | | $C_{NC(ON)}$ , NC, NO $V_{NC}$ or $V_{NO} = V_{CC}$ or GND, See Figure 19 25°C 2.5 V Switch OFF, | , | 163 | | pF | | $C_{COM(ON)}$ COM ON capacitance $V_{COM} = V_{CC}$ or GND, See Figure 19 25°C 2.5 V | | 163 | | pF | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum (2) All unused digital inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. # **Electrical Characteristics for 2.5-V Supply (continued)** $V_{CC}$ = 2.3 V to 2.7 V, $T_A$ = -40°C to 85°C (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | TEST CO | ONDITIONS | TA | V <sub>CC</sub> | MIN TYP | MAX | UNIT | |-------------------|---------------------------|----------------------------------------------------------------------|---------------------|------|-----------------|---------|-----|------| | Cı | Digital input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | | 25°C | 2.5 V | 2.5 | | pF | | BW | Bandwidth | $R_L = 50 \Omega$ , | Switch ON | 25°C | 2.5 V | 35 | | MHz | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \Omega$ ,<br>f = 100 kHz, | Switch OFF | 25°C | 2.5 V | -71 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ ,<br>f = 100 kHz, | Switch ON | 25°C | 2.5 V | -73 | | dB | | THD | Total harmonic distortion | $R_L = 600 \ \Omega,$ $C_L = 50 \ pF,$ $V_{COM} = GND \ to \ V_{CC}$ | f = 20 Hz to 20 kHz | 25°C | 2.5 V | 0.009% | | | | SUPPLY | Υ | | | | | | | | | | Positive supply | V V or CND | Switch ON or OFF | 25°C | 2.5 V | 0.004 | 0.1 | | | I <sub>CC</sub> | current | $V_I = V_{CC}$ or GND, | SWILCH ON OF OFF | Full | 2.3 V | · | 0.5 | μA | # 6.8 Electrical Characteristics for 3.3-V Supply $V_{CC} = 3 \text{ V to } 3.6 \text{ V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C (unless otherwise noted)}^{(1)}$ | P. | ARAMETER | TEST CONE | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | |---------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------|-------|-------------|------|-----------------|----| | ANALOG S | WITCH | | | | | | | • | | | V <sub>COM</sub> ,<br>V <sub>NO</sub> , V <sub>NC</sub> | Analog signal range | | | | | 0 | | V <sub>CC</sub> | ٧ | | R <sub>on</sub> | ON-state | $V_{NO}$ or $V_{NC} = 2.0 \text{ V}$ , | $V_{NO}$ or $V_{NC} = 2.0 \text{ V}$ , Switch ON, | | | | 0.37 | 0.55 | Ω | | non | resistance | $I_{COM} = -100 \text{ mA},$ | See Figure 16 | Full | 3 V | | | 0.6 | 12 | | | ON-state | $V_{NO}$ or $V_{NC} = 2.0 \text{ V}, 0.8 \text{ V},$ | V, Switch ON,<br>See Figure 16 | 25°C | | | 0.06 | 0.07 | | | $\Delta R_{on}$ | resistance match<br>between channels | $I_{COM} = -100 \text{ mA},$ | | Full | 3 V | | | 0.1 | Ω | | | ON-state | $V_{NO}$ or $V_{NC} = 2.0 \text{ V}, 0.8 \text{ V}$ | Switch ON, | 25°C | | | 0.05 | 0.1 | | | $R_{on(flat)}$ | resistance<br>flatness | $I_{COM} = -100 \text{ mA},$ | See Figure 16 | Full | 3 V | | | 0.1 | Ω | | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -15 | 5 | 15 | | | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | NC, NO<br>OFF leakage<br>current | $\begin{array}{l} V_{COM} = 3.0 \text{ V,} \\ \text{or} \\ V_{NO} \text{ or } V_{NC} = 3.0 \text{ V,} \\ V_{COM} = 0.3 \text{ V,} \end{array}$ | See Figure 17 | See Figure 17 | 3.6 V | -50 | | 50 | nA | | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -15 | 5 | 15 | | | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | NC, NO<br>ON leakage<br>current | $ \begin{aligned} &V_{COM} = Open, \\ ∨ \\ &V_{NO} \ or \ V_{NC} = 3.0 \ V, \\ &V_{COM} = Open, \end{aligned} $ | See Figure 18 | Full | 3.6 V | <b>-</b> 50 | | 50 | nA | | | | $V_{NO}$ or $V_{NC}$ = Open, | | 25°C | | -15 | 5 | 15 | | | I <sub>COM(ON)</sub> | COM<br>ON leakage<br>current | $ \begin{aligned} & V_{COM} = 0.3 \text{ V}, \\ & \text{or} \\ & V_{NO} \text{ or } V_{NC} = \text{Open}, \\ & V_{COM} = 3.0 \text{ V}, \end{aligned} $ | See Figure 18 | Full | 3.6 V | -50 | | 50 | nA | | DIGITAL CO | ONTROL INPUTS (IN1 | -2, IN3-4) <sup>(2)</sup> | | | | | | | | | $V_{IH}$ | Input logic high | | | Full | | 1.25 | | 4.3 | V | | $V_{IL}$ | Input logic low | | | Full | | 0 | | 0.8 | V | | la colla | Input leakage | V <sub>IN</sub> = 3.6 V or 0 | | 25°C | 3.6 V | | 0.5 | 10 | nA | | I <sub>IH</sub> , I <sub>IL</sub> | current | VIN - 3.0 V OI U | | Full | 3.0 V | | | 50 | ш | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum Submit Documentation Feedback <sup>(2)</sup> All unused digital inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. # **Electrical Characteristics for 3.3-V Supply (continued)** $V_{CC}$ = 3 V to 3.6 V, $T_A$ = -40°C to 85°C (unless otherwise noted)<sup>(1)</sup> | P | ARAMETER | TEST CO | NDITIONS | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------|------------------------|--------------|-----------------|--------|------------|-----|------| | DYNAMIC | | | | 1 | | | | | | | | | V V | | 25°C | 3 V | | 20 | 38 | | | t <sub>ON</sub> | Turn-on time | $V_{COM} = V_{CC},$ $R_L = 50 \Omega,$ | $C_L = 35 pF$ | Full | 3 V to<br>3.6 V | | | 40 | ns | | | | V V | | 25°C | 3 V | | 14 | 34 | | | t <sub>OFF</sub> | Turn-off time | $V_{COM} = V_{CC},$ $R_L = 50 \Omega,$ | $C_L = 35 pF$ | Full | 3 V to<br>3.6 V | | | 35 | ns | | | Dunali hafava vaslia | V V | | 25°C | 3 V | 3 | 11 | 35 | | | t <sub>BBM</sub> | Break-before-make time | $V_{NC} = V_{NO} = V_{CC},$<br>$R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF | Full | 3 V to<br>3.6 V | 2 | | 55 | ns | | Q <sub>C</sub> | Charge injection | $V_{GEN} = 0,$<br>$R_{GEN} = 0,$ | C <sub>L</sub> = 1 nF | 25°C | 3 V | | 109 | | рC | | $\begin{matrix} C_{NC(OFF)}, \\ C_{NO(OFF)} \end{matrix}$ | NC, NO<br>OFF capacitance | $V_{NC}$ or $V_{NO} = V_{CC}$ or GND,<br>Switch OFF, | See Figure 19 | 25°C | 3 V | | 51 | | pF | | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | NC, NO<br>ON capacitance | V <sub>NC</sub> or V <sub>NO</sub> = V <sub>CC</sub> or GND,<br>Switch OFF, | See Figure 19 | 25°C | 3 V | | 162 | | pF | | C <sub>COM(ON)</sub> | COM<br>ON capacitance | V <sub>COM</sub> = V <sub>CC</sub> or GND,<br>Switch ON, | See Figure 19 | 25°C | 3 V | | 162 | | pF | | C <sub>I</sub> | Digital input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | | 25°C | 3 V | | 2.5 | | pF | | BW | Bandwidth | $R_L = 50 \Omega$ , | Switch ON | 25°C | 3 V | | 35 | | MHz | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \ \Omega,$<br>$f = 100 \ kHz,$ | Switch OFF | 25°C | 3 V | | <b>-71</b> | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ ,<br>f = 100 kHz, | Switch ON | 25°C | 3 V | | -73 | | dB | | THD | Total harmonic distortion | $R_L = 600 \ \Omega,$ $C_L = 50 \ pF,$ $V_{COM} = GND \ to \ V_{CC}$ | f = 20 Hz to 20 kHz | 25°C | 3 V | 0.003% | | | | | SUPPLY | | | | | | | | | | | I <sub>cc</sub> | Positive supply current | $V_{I} = V_{CC}$ or GND, | Switch ON or OFF | 25°C<br>Full | 3.6 V | | 0.015 | 0.2 | μA | # 6.9 Electrical Characteristics for 4.3-V Supply $T_{\Lambda} = -40^{\circ}\text{C}$ to 85°C (unless otherwise noted)<sup>(1)</sup> | Р | ARAMETER | TEST CO | NDITIONS | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | | |---------------------------------------------------------|--------------------------------------|----------------------------------------------|---------------|------|-------------------------------------------|-----|------|-----------------|------|--| | ANALOG S | | 1201 00 | METHONS | · A | A GC IIIII III III III III III III III II | | | | | | | V <sub>COM</sub> ,<br>V <sub>NO</sub> , V <sub>NC</sub> | Analog signal range | | | | | 0 | | V <sub>CC</sub> | ٧ | | | В | ON-state | $V_{NO}$ or $V_{NC} = 2.5 \text{ V}$ , | Switch ON, | 25°C | 4.3 V | | 0.3 | 0.45 | Ω | | | R <sub>on</sub> | resistance | $I_{COM} = -100 \text{ mA},$ | See Figure 16 | Full | | | | 0.5 | 22 | | | | ON-state | $V_{NO}$ or $V_{NC} = 2.5 \text{ V}$ , | Switch ON. | 25°C | | | 0.05 | 0.07 | _ | | | $\Delta R_{on}$ | resistance match<br>between channels | $I_{\text{COM}} = -100 \text{ mA},$ | See Figure 16 | Full | 4.3 V | | | 0.1 | Ω | | | | ON-state | $V_{NO}$ or $V_{NC} = 1 V$ , | Switch ON, | 25°C | 4.3 V 0.02 | | 0.1 | | | | | R <sub>on(flat)</sub> | resistance<br>flatness | 1.5 V, 2.5 V,<br>I <sub>COM</sub> = -100 mA, | See Figure 16 | Full | | | | 0.1 | Ω | | (1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum # **Electrical Characteristics for 4.3-V Supply (continued)** $T_A = -40$ °C to 85°C (unless otherwise noted)<sup>(1)</sup> | | | | NDITIONS | TA | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------|------------------------|--------------|-----------------|-----|-------------|----------|------| | | | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -20 | 5 | 20 | | | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | NC, NO<br>OFF leakage<br>current | $V_{COM} = 3.0 \text{ V},$ or $V_{NO}$ or $V_{NC} = 3.0 \text{ V},$ $V_{COM} = 0.3 \text{ V},$ | See Figure 17 | Full | 4.3 V | -90 | | 90 | nA | | | NO NO | $V_{NO}$ or $V_{NC} = 0.3 \text{ V}$ , | | 25°C | | -20 | 5 | 20 | | | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | NC, NO<br>ON leakage<br>current | $V_{COM}$ = Open,<br>or $V_{NO}$ or $V_{NC}$ = 3.0 V, $V_{COM}$ = Open, | See Figure 18 | Full | 4.3 V | -90 | | 90 | nA | | | | $V_{NO}$ or $V_{NC}$ = Open, | | 25°C | | -20 | 5 | 20 | | | I <sub>COM(ON)</sub> | COM<br>ON leakage<br>current | $V_{COM} = 0.3 \text{ V},$ or $V_{NO}$ or $V_{NC} = \text{Open},$ $V_{COM} = 3.0 \text{ V},$ | See Figure 18 | Full | 4.3 V | -90 | | 90 | nA | | DIGITAL CO | ONTROL INPUTS (IN1-2 | 2, IN3-4) <sup>(2)</sup> | | · | • | | | | | | V <sub>IH</sub> | Input logic high | | | Full | 4.3 V | 1.5 | | 4.3 | V | | $V_{IL}$ | Input logic low | | | Full | 4.3 V | 0 | | 1 | V | | I <sub>IH</sub> , I <sub>IL</sub> | Input leakage | V <sub>IN</sub> = 3.6 V or 0 | | 25°C | 4.3 V | | 0.5 | 10 | nA | | | current | VIII 0.0 1 0. 0 | | Full | | | | 50 | | | DYNAMIC | | | | | 1 1 | | | | | | t <sub>ON</sub> | Turn-on time | $\begin{aligned} &V_{COM} = V_{CC}, \\ &R_L = 50 \ \Omega, \end{aligned}$ | C <sub>L</sub> = 35 pF | 25°C<br>Full | 4.3 V | | 17 | 23<br>25 | ns | | t <sub>OFF</sub> | Turn-off time | $V_{COM} = V_{CC},$ $R_L = 50 \Omega,$ | C <sub>L</sub> = 35 pF | 25°C<br>Full | 4.3 V | | 12 | 32<br>35 | ns | | | Break-before-make | $V_{NC} = V_{NO} = V_{CC}$ | 0 05 -5 | 25°C | 40.1/ | 2 | 9 | 30 | | | t <sub>BBM</sub> | time | $R_L = 50 \Omega$ , | $C_L = 35 pF$ | Full | 4.3 V | 1 | | 35 | ns | | $Q_{C}$ | Charge injection | $V_{GEN} = 0,$<br>$R_{GEN} = 0,$ | $C_L = 1 \text{ nF}$ | 25°C | 4.3 V | | 139 | | рС | | $C_{NC(OFF)}$ , $C_{NO(OFF)}$ | NC, NO<br>off<br>capacitance | $V_{NC}$ or $V_{NO} = V_{CC}$ or GND, Switch OFF, | See Figure 19 | 25°C | 4.3 V | | 50 | | pF | | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | NC, NO<br>ON capacitance | $V_{NC}$ or $V_{NO} = V_{CC}$ or GND,<br>Switch OFF, | See Figure 19 | 25°C | 4.3 V | | 160 | | pF | | C <sub>COM(ON)</sub> | COM<br>ON capacitance | V <sub>COM</sub> = V <sub>CC</sub> or GND,<br>Switch ON, | See Figure 19 | 25°C | 4.3 V | | 160 | | pF | | C <sub>I</sub> | Digital input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | | 25°C | 4.3 V | | 2.5 | | pF | | BW | Bandwidth | $R_L = 50 \Omega$ , | Switch ON | 25°C | 4.3 V | | 35 | | MHz | | O <sub>ISO</sub> | OFF isolation | $R_L = 50 \ \Omega,$<br>$f = 100 \ kHz,$ | Switch OFF | 25°C | 4.3 V | | <b>–71</b> | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \ \Omega,$<br>$f = 100 \ kHz,$ | Switch ON | 25°C | 4.3 V | | <b>–</b> 73 | | dB | | THD | Total harmonic distortion | $\begin{aligned} R_L &= 600 \ \Omega, \\ C_L &= 50 \ pF, \\ V_{COM} &= GND \ to \ V_{CC} \end{aligned}$ | f = 20 Hz to 20 kHz | 25°C | 4.3 V | ( | 0.003% | | | | SUPPLY | | T | | 1 | 1 - | | | | | | I <sub>CC</sub> | Positive supply current | $V_I = V_{CC}$ or GND, | Switch ON or OFF | 25°C<br>Full | 4.3 V | | 0.15 | 0.4 | μΑ | <sup>(2)</sup> All unused digital inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004. ## 6.10 Typical Characteristics Submit Documentation Feedback # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** ## 7 Parameter Measurement Information Figure 16. ON-state Resistance (R<sub>ON</sub>) $\textbf{Figure 17. OFF-State Leakage Current (I}_{NC(OFF)}, I_{NC(PWROFF)}, I_{NO(OFF)}, I_{NO(PWROFF)}, I_{COM(OFF)}, I_{COM(PWROFF)})\\$ Figure 18. ON-State Leakage Current ( $I_{COM(ON)}$ , $I_{NC(ON)}$ , $I_{NO(ON)}$ ) Submit Documentation Feedback Figure 19. Capacitance (C<sub>I</sub>, $C_{COM(ON)}$ , $C_{NC(OFF)}$ , $C_{NO(OFF)}$ , $C_{NC(ON)}$ , $C_{NO(ON)}$ ) A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , $t_r < 5~ns$ , $t_f < 5~ns$ . B. $C_L$ includes probe and jig capacitance. Figure 20. Turn-On (t<sub>ON</sub>) and Turn-Off Time (t<sub>OFF</sub>) - A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r < 5$ ns, $t_f < 5$ ns. Figure 21. Break-Before-Make Time (t<sub>BBM</sub>) Figure 22. Bandwidth (BW) $V_{CC}$ Figure 23. OFF Isolation (O<sub>ISO</sub>) Submit Documentation Feedback Figure 24. Crosstalk (X<sub>TALK</sub>) A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r < 5$ ns, $t_f < 5$ ns. B. C<sub>L</sub> includes probe and jig capacitance. Figure 25. Charge Injection (Q<sub>C</sub>) A. $C_L$ includes probe and jig capacitance. Figure 26. Total Harmonic Distortion (THD) Submit Documentation Feedback # 8 Detailed Description #### 8.1 Overview The TS3A44159 is a bidirectional 4-channel single-pole double-throw (SPDT) analog switch with two control inputs, which is designed to operate from 1.65 V to 4.3 V. This device is also known as a 2-channel, double-pole, double-throw (DPDT) configuration. It offers low ON-state resistance and excellent ON-state resistance matching with the break-before-make feature that prevents signal distortion during the transferring of a signal from one channel to another. The device has an excellent total harmonic distortion (THD) performance and consumes very low power. These features make this device suitable for portable audio applications. #### 8.2 Functional Block Diagram Figure 27. Logic Diagram ## 8.3 Feature Description The TS3A44159 is a bidirectional device that has two sets of two single-pole double-throw switches. The four channels of the switch are contorled by two digital signals; one digital contorl for each set of two single-pole double-throw switches. #### 8.4 Device Functional Modes **Table 1. Function Table** | IN | NC TO COM,<br>COM TO NC | NO TO COM,<br>COM TO NO | |----|-------------------------|-------------------------| | L | ON | OFF | | Н | OFF | ON | # 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information The switches are bidirectional, so the NO, NC, and COM pins can be used as either inputs or outputs. # 9.2 Typical Application Figure 28. Typical Application Diagram #### 9.2.1 Design Requirements Ensure that all of the signals passing through the switch are with in the specified ranges to ensure proper performance. **Table 2. Design Parameters** | DESIGN PARAMETERS | EXAMPLE VALUES | |-----------------------|----------------| | Analog Voltage | 4.3 V | | Digital Input Voltage | 4.3 V | #### 9.2.2 Detailed Design Procedure The TS3A44159 can be properly operated without any external components. However, TI recommends to connect unused pins to the ground through a $50-\Omega$ resistor to prevent signal reflections back into the device. TI also recommends that the digital control pins (INX) be pulled up to VCC or down to GND to avoid undesired switch positions that could result from the floating pin. ## 9.2.3 Application Curve Figure 29. R<sub>on</sub> vs V<sub>COM</sub> (All Voltages) # 10 Power Supply Recommendations Proper power-supply sequencing is recommended for all CMOS devices. Do not exceed the absolute maximum ratings, because stresses beyond the listed ratings can cause permanent damage to the device. Always sequence $V_{CC}$ on first, followed by NO, NC, or COM. Although it is not required, power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{CC}$ supply to other components. A 0.1- $\mu$ F capacitor, connected from $V_{CC}$ to GND, is adequate for most applications. # 11 Layout # 11.1 Layout Guidelines High-speed switches require proper layout and design procedures for optimum performance. Reduce stray inductance and capacitance by keeping traces short and wide. Ensure that bypass capacitors are as close to the device as possible. Use large ground planes where possible. ### 11.2 Layout Example Figure 30. PCB Layout Example # 12 Device and Documentation Support #### 12.1 Trademarks All trademarks are the property of their respective owners. #### 12.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 12.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # PACKAGE OPTION ADDENDUM 11-Aug-2017 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------------|--------------------|--------------|-------------------------|---------| | TS3A44159PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YC4159 | Samples | | TS3A44159PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | YC4159 | Samples | | TS3A44159RGTR | ACTIVE | VQFN | RGT | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWH | Samples | | TS3A44159RGTRG4 | ACTIVE | VQFN | RGT | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWH | Samples | | TS3A44159RSVR | ACTIVE | UQFN | RSV | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU <br>CU NIPDAUAG | Level-1-260C-UNLIM | -40 to 85 | ZWH | Samples | | TS3A44159RSVRG4 | ACTIVE | UQFN | RSV | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | ZWH | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. # PACKAGE OPTION ADDENDUM 11-Aug-2017 (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 11-Aug-2017 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS3A44159PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TS3A44159RGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.0 | 8.0 | 12.0 | Q2 | | TS3A44159RSVR | UQFN | RSV | 16 | 3000 | 180.0 | 12.4 | 2.1 | 2.9 | 0.75 | 4.0 | 12.0 | Q1 | | TS3A44159RSVR | UQFN | RSV | 16 | 3000 | 177.8 | 12.4 | 2.0 | 2.8 | 0.7 | 4.0 | 12.0 | Q1 | www.ti.com 11-Aug-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS3A44159PWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | TS3A44159RGTR | VQFN | RGT | 16 | 3000 | 346.0 | 346.0 | 35.0 | | TS3A44159RSVR | UQFN | RSV | 16 | 3000 | 203.0 | 203.0 | 35.0 | | TS3A44159RSVR | UQFN | RSV | 16 | 3000 | 202.0 | 201.0 | 28.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - This package complies to JEDEC MO-288 variation UFHE, except minimum package thickness. # RSV (R-PUQFN-N16) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated