EN: This Datasheet is presented by the manufacturer. Please visit our website for pricing and availability at www.hestore.hu. ### 1. DESCRIPTION The XL2515 is a Controller Area Network (CAN) controller that is stand-alone and implements the CAN version 2.0B specification. The controller can simultaneously transmit and receive standard and extended data as well as remote frames. The XL2515 has two receive masks and six receive filters to filter out unwanted information, minimising the workload on the host MCU. The XL2515 is interfaced to the microcontroller (MCU) via a standard serial peripheral interface (SPI). ### 2. FEATURES - Low-Power CMOS Technology: - -Operates from 2.7V-5.5V - -5 mA active current (typical) - $-1 \mu A$ standby current (typical) (Sleep mode) - Implements CAN V2.0B at 1 Mb/s: - -0 to 8-byte length in the data field - -Standard and extended data and remote frames - Receive Buffers, Masks and Filters: - -Two receive buffers with prioritized message storage - -Six 29-bit filters - -Two 29-bit masks - Start-of-Frame (SOF) Signal is Available for Monitoring the SOF Signal: - -Can be used for time slot-based protocols and/or bus diagnostics to detect early bus degradation - High-Speed SPI Interface (10 MHz): - -SPI Modes 0,0 and 1,1 - One-Shot mode Ensures Message Transmission is Attempted Only One Time - Clock Out Pin with Programmable Prescaler: - -Can be used as a clock source for other device(s) - Request-to-Send (RTS) Input Pins Individually Configurable as: - -Control pins to request transmission for each transmit buffer - -General purpose inputs - Interrupt Output Pin with Selectable Enables - Three Transmit Buffers with Prioritization and Abort Features - Data Byte Filtering on the First Two Data Bytes (applies to standard data frames) - Buffer Full Output Pins Configurable as: - -Interrupt output for each receive buffer - -General purpose output - Temperature Ranges : - -Industrial (I): -40° C to +85° C ## 3. PACKAGE AND PINOUT <u>www.xinluda.com</u> 2 / 21 Rev 1.1 # 4. PIN CONFIGURATIONS AND FUNCTIONS | Name | PDIP/ SOIC<br>Pin # | TSSOP<br>Pin# | QFN<br>Pin# | I/O/P<br>Type | Description | Alternate Pin Function | | |-----------------|---------------------|---------------|-------------|---------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--| | TXCAN | 1 | 1 | 19 | 0 | Transmit output pin to CAN bus | - | | | RXCAN | 2 | 2 | 20 | - 1 | Receive input pin from CAN bus | - | | | CLKOUT | 3 | 3 | 1 | 0 | Clock output pin with programmable prescaler | Start-of-Frame signal | | | TXORTS | 4 | 4 | 2 | I | Transmit buffer TXB0 Request-to-Send; 100 k<br>internal pull-up to V <sub>DD</sub> | General purpose digital input, 100 k<br>internal pull-up to V <sub>DD</sub> | | | TX1RTS | 5 | 5 | 3 | 1 | Transmit buffer TXB1 Request-to-Send; 100 k<br>internal pull-up to V <sub>DD</sub> | General purpose digital input, 100 k<br>internal pull-up to V <sub>DD</sub> | | | TX2RTS | - 6 | 7 | 5 | ı | Transmit buffer TXB2 Request-to-Send; 100 k<br>internal pull-up to V <sub>DD</sub> | General purpose digital input, 100 k<br>internal pull-up to V <sub>DD</sub> | | | OSC2 | 7 | 8 | 6 | 0 | Oscillator output | - | | | OSC1 | 8 | 9 | 7 | 1 | Oscillator input | External clock input | | | V <sub>SS</sub> | 9 | 10 | 8 | Р | Ground reference for logic and I/O pins | - | | | RX1BF | 10 | 11 | 9 | 0 | Receive buffer RXB1 interrupt pin or general purpose digital output | General purpose digital output | | | RXOBF | 11 | 12 | 10 | 0 | Receive buffer RXB0 interrupt pin or general purpose digital output | General purpose digital output | | | INT | 12 | 13 | 11 | 0 | Interrupt output pin | - | | | SCK | 13 | 14 | 12 | I | Clock input pin for SPI interface | - | | | SI | 14 | 16 | 14 | 1 | Data input pin for SPI interface | - | | | SO | 15 | 17 | 15 | 0 | Data output pin for SPI interface | - | | | CS | 16 | 18 | 16 | 1 | Chip select input pin for SPI interface | - | | | RESET | 17 | 19 | 17 | ı | Active-low device Reset input | - | | | V <sub>DD</sub> | 18 | 20 | 18 | Р | Positive supply for logic and I/O pins — | | | | NC | _ | 6,15 | 4,13 | _ | No internal connection — | | | | EP | _ | _ | 21 | _ | Exposed Thermal Pad, connect to V <sub>SS</sub> | - | | Legend: I = Input; O = Output; P = Power # 5. APPLICATION CIRCUIT EXAMPLE # 6. BLOCK DIAGRAM $\underline{\text{www.xinluda.com}} \hspace{1cm} 4 \hspace{.1cm} / \hspace{.1cm} 21 \hspace{1cm} \text{Rev 1.1}$ #### 7. DEVICE OVERVIEW The XL2515 is a stand-alone CAN controller designed to simplify applications requiring connectivity to a CAN bus. A simple block diagram of the XL2515 is shown in Figure 1. The device consists of three main blocks: - [1] The CAN module, which contains the CAN protocol, transmits and receives buffers, motor, masks and filters. - [2] The control logic and registers used to configure the device and its operation. - [3] The SPI protocol block. An example of a system implementation with the device is shown in Figure 2. FIGURE 1: EXAMPLE SYSTEM IMPLEMENTATION ### 7.1. CAN Module The CAN module manages all the functions for transmitting and receiving messages on the CAN bus. Messages are transmitted by first loading the appropriate message buffer and control protocols. Transmission is initiated by the bits in the control register or by using the transmit enable pin via the SPI interface. Status and errors can be checked by reading the corresponding registers. All messages detected on the CAN bus are checked for errors and then compared with user-defined filters to determine whether they should be transmitted to one of the two receive buffers. ## 7.2. Control Logic The control logic blocks control the configuration and operation of the XL2515 by interfacing with other blocks to transfer information and commands. Interrupt pins are provided to increase system flexibility. Each receive register has a general purpose interrupt pin (and a specific interrupt pin) that can be used to indicate that a valid message has been received and loaded into one of the receive buffers. The application of the specific interrupt pins is optional. Use of the general interrupt pins and the status register (accessible via SPI) can also be used to determine whether a valid message has been received. <u>www.xinluda.com</u> 5 / 21 Rev 1.1 In addition, three pins can be used to initiate immediate transmission of a message loaded into one of the three transport registers. Use of these pins is optional and can also be accomplished by utilising the control registers accessible via the SPI interface to initiate message transmission. #### 7.3. SPI Protocol Block The MCU will interface to the device via the SPI interface. All registers are written and retrieved using standard SPI read and write commands in addition to special SPI commands. ## 7.4. Transmit/Receive Buffers/Masks/ Filters The XL2515 has three transmit and two receive buffers, two reception masks (of each receive buffer) and a total of six receive filters. Figure 2 shows a block diagram of these buffers and their connections to the protocol engine. FIGURE 2: CAN BUFFERS AND PROTOCOL ENGINE BLOCK DIAGRAM www.xinluda.com 6/21 Rev 1.1 ## 8. REGISTER MAP The XL2515's register map is shown in Table 1 .The values in the column (four highest bits) and row (four lowest bits) are used to determine the address of each register. The registers are positioned with sequential reads and writes of optimised data. In certain control and status registers, individual bits can be modified using the SPI BIT MODIFY command. Registers that accept this command are indicated by the shadow positions in Table 1. Table 2 summarises the XL2515's control registers. A summary of the MCP2515 control registers is shown in Table 2. TABLE 1 : CAN CONTROLLER REGISTER MAP | Lower | | | | Higher Order A | ddress Bits | | | | |--------------|-----------|-----------|-----------|----------------|-------------|-----------|-----------|-----------| | Address Bits | 0000 xxxx | 0001 xxxx | 0010 xxxx | 0011 xxxx | 0100 xxxx | 0101 xxxx | 0110 xxxx | 0111 xxxx | | 0000 | RXF0SIDH | RXF3SIDH | RXM0SIDH | TXB0CTRL | TXB1CTRL | TXB2CTRL | RXB0CTRL | RXB1CTRL | | 0001 | RXF0SIDL | RXF3SIDL | RXM0SIDL | TXB0SIDH | TXB1SIDH | TXB2SIDH | RXB0SIDH | RXB1SIDH | | 0010 | RXF0EID8 | RXF3EID8 | RXM0EID8 | TXB0SIDL | TXB1SIDL | TXB2SIDL | RXB0SIDL | RXB1SIDL | | 0011 | RXF0EID0 | RXF3EID0 | RXM0EID0 | TXB0EID8 | TXB1EID8 | TXB2EID8 | RXB0EID8 | RXB1EID8 | | 0100 | RXF1SIDH | RXF4SIDH | RXM1SIDH | TXB0EID0 | TXB1EID0 | TXB2EID0 | RXB0EID0 | RXB1EID0 | | 0101 | RXF1SIDL | RXF4SIDL | RXM1SIDL | TXB0DLC | TXB1DLC | TXB2DLC | RXB0DLC | RXB1DLC | | 0110 | RXF1EID8 | RXF4EID8 | RXM1EID8 | TXB0D0 | TXB1D0 | TXB2D0 | RXB0D0 | RXB1D0 | | 0111 | RXF1EID0 | RXF4EID0 | RXM1EID0 | TXB0D1 | TXB1D1 | TXB2D1 | RXB0D1 | RXB1D1 | | 1000 | RXF2SIDH | RXF5SIDH | CNF3 | TXB0D2 | TXB1D2 | TXB2D2 | RXB0D2 | RXB1D2 | | 1001 | RXF2SIDL | RXF5SIDL | CNF2 | TXB0D3 | TXB1D3 | TXB2D3 | RXB0D3 | RXB1D3 | | 1010 | RXF2EID8 | RXF5EID8 | CNF1 | TXB0D4 | TXB1D4 | TXB2D4 | RXB0D4 | RXB1D4 | | 1011 | RXF2EID0 | RXF5EID0 | CANINTE | TXB0D5 | TXB1D5 | TXB2D5 | RXB0D5 | RXB1D5 | | 1100 | BFPCTRL | TEC | CANINTF | TXB0D6 | TXB1D6 | TXB2D6 | RXB0D6 | RXB1D6 | | 1101 | TXRTSCTRL | REC | EFLG | TXB0D7 | TXB1D7 | TXB2D7 | RXB0D7 | RXB1D7 | | 1110 | CANSTAT | 1111 | CANCTRL **TABLE 2: CONTROL REGISTER SUMMARY** | Register Name | Address<br>(Hex) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | POR/Reset<br>Value | |---------------|------------------|---------|--------|---------|---------------|--------------|---------|---------|---------|--------------------| | BFPCTRL | 0C | - | _ | B1BFS | BOBFS | B1BFE | BOBFE | B1BFM | BOBFM | 00 0000 | | TXRTSCTRL | 0D | _ | _ | B2RTS | B1RTS | BORTS | B2RTSM | B1RTSM | BORTSM | xx x000 | | CANSTAT | XE | OPMOD2 | OPMOD1 | OPMOD0 | _ | ICOD2 | ICOD1 | ICOD0 | _ | 100- 000- | | CANCTRL | XF | REQOP2 | REQOP1 | REQOP0 | ABAT | OSM | CLKEN | CLKPRE1 | CLKPRE0 | 1000 0111 | | TEC | 1C | | | Т | ransmit Error | Counter (TEC | C) | | | 0000 0000 | | REC | 1D | | | F | Receive Error | Counter (REC | ) | | | 0000 0000 | | CNF3 | 28 | SOF | WAKFIL | _ | _ | _ | PHSEG22 | PHSEG21 | PHSEG20 | 00000 | | CNF2 | 29 | BTLMODE | SAM | PHSEG12 | PHSEG11 | PHSEG10 | PRSEG2 | PRSEG1 | PRSEG0 | 0000 0000 | | CNF1 | 2A | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | 0000 0000 | | CANINTE | 2B | MERRE | WAKIE | ERRIE | TX2IE | TX1IE | TX0IE | RX1IE | RXOIE | 0000 0000 | | CANINTF | 2C | MERRF | WAKIF | ERRIF | TX2IF | TX1IF | TX0IF | RX1IF | RXOIF | 0000 0000 | | EFLG | 2D | RX1OVR | RX0OVR | TXBO | TXEP | RXEP | TXWAR | RXWAR | EWARN | 0000 0000 | | TXB0CTRL | 30 | - | ABTF | MLOA | TXERR | TXREQ | _ | TXP1 | TXP0 | -000 0-00 | | TXB1CTRL | 40 | _ | ABTF | MLOA | TXERR | TXREQ | _ | TXP1 | TXP0 | -000 0-00 | | TXB2CTRL | 50 | _ | ABTF | MLOA | TXERR | TXREQ | - | TXP1 | TXP0 | -000 0-00 | | RXB0CTRL | 60 | _ | RXM1 | RXM0 | - | RXRTR | BUKT | BUKT1 | FILHITO | -00- 0000 | | RXB1CTRL | 70 | _ | RXM1 | RXM0 | - | RXRTR | FILHIT2 | FILHIT1 | FILHITO | -00- 0000 | www.xinluda.com 7/21 Rev 1.1 ### 9. SPI INTERFACE #### 9.1. Overview The XL2515 is designed to communicate directly with the serial peripheral interface (SPI) port commonly associated with many microcontrollers and supports both 0.0 and 1.1 modes. Commands and data are sent to the device via the SI pin, with data coming from the rising edge of the SCK signal. Data is generated by the XL2515 (along the SO line) along the falling edge of the SCK. During any operation, the CS output must be kept low. Table 1 shows the instruction bytes for all operations. Figures 3 and 4 show detailed time diagrams of input and output data for modes 0.0 and 1.1. **Note:** The XL2515 expects the first byte after lowering the CS to be an instruction/command byte. This means that it is necessary to raise the CS and lower it again to invoke another instruction. **TABLE 3: SPI INSTRUCTION SET** | TABLE 5 : 51 THO TROUTION 5 ET | | | | | | | | | |----------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Instruction Name | Instruction Format | Description | | | | | | | | RESET | 1100 0000 | Resets internal registers to the default state, sets Configuration mode. | | | | | | | | READ | 0000 0011 | Reads data from the register beginning at selected address. | | | | | | | | READ RX BUFFER | 1001 Onm0 | When reading a receive buffer, reduces the overhead of a normal READcommand by placing the Address Pointer at one of four locations, as indicated by 'n,m'. Note: The associated RX flag bit, RXnIF (CANINTF), will be cleared after bringing CS high. | | | | | | | | WRITE | 0000 0010 | Writes data to the register beginning at the selected address. | | | | | | | | LOAD TX BUFFER | 0100 Oabc | When loading a transmit buffer, reduces the overhead of a normal WRITEcommand by placing the Address Pointer at one of six locations, as indicated by 'a,b,c'. | | | | | | | | RTS<br>(Message Request-to-Send) | 1000 Onnn | Instructs controller to begin message transmission sequence for any of the transmit buffers. 1000 0nnn Request-to-Send for TXB2 Request-to-Send for TXBO Request-to-Send for TXB1 | | | | | | | | READ STATUS | 1010 0000 | Quick polling command that reads several status bits for transmit and receive functions. | | | | | | | | RX STATUS | 1011 0000 | Quick polling command that indicates filter match and message type (standard, extended and/or remote) of received message. | | | | | | | | BIT MODIFY | 0000 0101 | Allows the user to set or clear individual bits in a particular register. Note: Not all registers can be bit modified with this command. Executing this command on registers that are not bit modifiable will force the mask to FFh. See the register map in Section 11.0 "Register Map" for a list of the registers that apply. | | | | | | | #### FIGURE 3: SPI INPUT TIMING FIGURE 4: SPI OUTPUT TIMING #### 9.2. RESET Instruction The RESET instruction can be used to reinitialise the XL2515's internal registers and set the configuration mode. This command provides the same functionality as the RESET pin through the SPI interface. The RESET instruction is a single-byte operation that requires selecting the device by pulling the CS pin low, sending the operation byte, and then pulling the CS pin high. It is recommended to send the RESET command (or to lower the RESET pin) as part of the power-on initialisation sequence. ### 9.3. READ Instruction The READ instruction is initiated by pulling the CS pin low. Next, a READ instruction is sent to the XL2515 and an 8-bit address (A7 to A0) is transmitted. The data stored in the register at the selected address is shifted on the SO pin. The internal address pointer is automatically incremented to the next address as each byte of data is moved. Therefore, the next consecutive register address can be read by continuously supplying clock pulses. In this way, an arbitrary number of consecutive register locations can be read sequentially. Read operation is terminated by pulling the CS pin up (Figure 5). www.xinluda.com 9/21 Rev 1.1 #### FIGURE 5: READ INSTRUCTION #### 9.4. READ RX BUFFER Instruction The READ RX BUFFER instruction (Figure 6) provides a rapid technique to process the address of the receive buffer for reading. This command can reduce the SPI overhead by one byte of the address byte. The command byte has four possible values that determine the position of the address pointer. When the command byte is sent, the controller clocks out the data at the same address location as the READ command (i.e., sequential reads are possible). The command further reduces SPI overhead by automatically clearing the associated receive flag RXnIF (CANINTF) when a CS occurs at the end of the command. CS **Address Points to** Address Receive Buffer 0, Start at 0 n 0x61 **RXBOSIDH** Receive Buffer 0, Start at 0 1 0x66 RXB0D0 Receive Buffer 1, Start at 1 0 0x71 RXB1SIDH Don't Care Receive Buffer 1, Start at 0x76 RXB1D0 Data Out High-Impedance SO 6 3 FIGURE 6: READ RX BUFFER INSTRUCTION #### 9.5. WRITE Instruction A WRITE instruction is initiated by pulling the CS pin low. A WRITE command is then sent to the XL2515, followed by the address and at least one byte of data. Data bytes can be clocked in to write to contiguous registers while CS is held low. The data is actually written to the registers on the rising edge of the D0-bit SCK line. If the CS line goes high before the 8 bits are loaded, the write of that data byte is aborted and the previous byte of the instruction is written. For more information about the byte write sequence, see the timing diagram in Figure 7. www.xinluda.com 10/21 Rev 1.1 #### FIGURE 7: BYTE WRITE INSTRUCTION #### 9.6. LOAD TX BUFFER Instruction The LOAD TX BUFFER instruction (Figure 8) obliterates the 8-bit addresses required by the standard WRITE instruction. This 8-bit command sets the address pointer to one of six addresses and quickly writes to the transfer buffer pointing to the "ID" or "Data" address in one of the three transfer buffers. **Address Points to** Addr CS 0 TX Buffer 0, Start at TXB0SIDH 0x31 0 0 TX Buffer 0, Start at TXB0D0 0x36 0 TX Buffer 1, Start at TXB1SIDH 0x41 a b c 6 3 0 TX Buffer 1, Start at TXB1D0 0x46 High-Impedance 1 0 0 TX Buffer 2. Start at TXB2SIDH 0x51 TX Buffer 2, Start at TXB2D0 0 0x56 FIGURE 8: LOAD TX BUFFER INSTRUCTION # 9.7. Request-to-Send (RTS) Instruction The RTS command can be used to initiate message transmission for one or more sending buffers. The XL2515 is selected by lowering the CS pin. The bytes of the RTS command are then sent. As shown in Figure 9, the last three bits of this command indicate which transmit buffer is available for transmission. This command sets the TXREQ bit (TXBnCTRL[3]) for each buffer. All or part of the last three bits can be defined with a single command. If send an RTS command with nnn = 000, the command is ignored. www.xinluda.com 11/21 Rev 1.1 CS Mode 1,1 SCK Mode 0,0 SI MSB In High-Impedance **FIGURE 9: SPI INPUT TIMING** #### 9.8. READ STATUS Instruction The READ STATUS instruction provides a single instruction access to several of the status bits that are frequently used to receive and transmit messages. Pulling the CS pin low selects the XL2515 and sends the READ STATUS command byte shown in Figure 10 to the XL2515. After the command byte is sent, the XL2515 will return eight bits of data, including the status. If additional clocks are sent after the first 8 bits are transmitted, the XL2515 will continue to output status bits as long as the CS pin is held low and a clock is supplied from SCK. Each status bit returned by this command can also be read using the standard READ command by specifying the appropriate register address. **FIGURE 10: READ STATUS INSTRUCTION** <u>www.xinluda.com</u> 12 / 21 Rev 1.1 #### 9.9. RX STATUS Instruction The RX STATUS instruction (Figure 11) is used to quickly determine the filters for the corresponding messages and the message types (standard, extended, remote). After sending the command bytes, the controller will return 8 bits of data, including status data. If more clocks are sent after 8 bits have been sent, the controller continues to display the same status bit, provided that the clock is supplied if the CS pin remains low. **FIGURE 11: RX STATUS INSTRUCTION** ### 9.10. BIT MODIFY Instruction The BIT MODIFY instruction is used to set or clear the individual bits of a particular state and control register. This command is not available for all registers . See section 8 'REGISTER MAP' for information on which registers allow the use of this command. **Note:** If the BIT MODIFY command is executed on a register with unmodifiable bits, the mask will force FFh. This allows bytes to be written to the register instead of MODIFY BIT. www.xinluda.com 13 / 21 Rev 1.1 Lower the CS pin, select the part, then send BIT MODIFY command byte to XL2515. The command is successively the register address, the mask byte, and finally the data byte. The mask byte determines which register bit is to be changed. If the mask byte is specified as '1', the register bit is changed, while '0' is the constant bit. The data bytes determine to which value the bits changed in the register will be modified. Sets the bits "1", "0" in the data bytes. However, the condition is that the mask for this bit is set to '1' (see figure 12). FIGURE 12: BIT MODIFY INSTRUCTION www.xinluda.com 14/21 Rev 1.1 ## 10. ELECTRICAL CHARACTERISTICS # 10.1. Absolute Maximum Ratings | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------|-----------------------------|------------| | $V_{DD}$ | Power Supply | ver Supply 6.5 | | | VSS | All Inputs and Outputs w.r.t. | V to V <sub>DD</sub> + 1.0V | V | | T <sub>ST</sub> | Storage Temperature | -50 to +100 | $^{\circ}$ | | T <sub>ATPA</sub> | Ambient Temperature with Power Applied | -40 to +85 | $^{\circ}$ | | T <sub>STL</sub> | Soldering Temperature of Leads (10 seconds) | +300 | $^{\circ}$ | Notice: Stresses above the maximum rating "may cause permanent damage to the equipment. This is a pressure assessment only and does not imply operation of the appliance under conditions in excess of those indicated in the operating list in this manual or under other conditions. Equipment reliability may be compromised by prolonged exposure to maximum rated conditions. <u>www.xinluda.com</u> 15 / 21 Rev 1.1 **TABLE 3: DC CHARACTERISTICS** | | DC ( | Characteristics | V <sub>DD</sub> = 2. | 7V to 5.5V | Indu | ustrial (I): T <sub>AMB</sub> = -40°C to +85°C | |------------|------------------|------------------------------------------------------------|-------------------------|------------------------------------------------|--------|--------------------------------------------------------------------------------------------------| | Param. No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | | $V_{DD}$ | Supply Voltage | 2.7 | 5.5 | V | | | | V <sub>RET</sub> | Register Retention Voltage <b>High-Level Input Voltage</b> | 2.4 | _ | V | | | | $v_{IH}$ | RXCAN Pin | 2 | V <sub>DD</sub> + 1 | V | | | | | SCK, CS, SI, TXnRTS Pins | 0.7 V <sub>DD</sub> | V <sub>DD</sub> + 1 | V | | | | | OSC1 Pin | 0.85 V <sub>DD</sub> | V <sub>DD</sub> | V | | | | | RESET Pin | 0.85 V <sub>DD</sub> | V <sub>DD</sub> | V | | | | | Low-Level Input Voltage | | | | | | | $V_{IL}$ | RXCAN, TXnRTS Pins | -0.3 | 0.15 * V <sub>DD</sub> | V | | | | | SCK, CS, SI Pins<br>OSC1 Pin | -0.3<br>V <sub>SS</sub> | 0.4 * V <sub>DD</sub><br>0.3 * V <sub>DD</sub> | V<br>V | | | | | RESET Pin | $V_{SS}$ | 0.15 * V <sub>DD</sub> | V | | | | | Low-Level Output Voltage | | | | | | | $v_{OL}$ | TXCAN Pin | _ | 0.6 | V | I <sub>OL</sub> = +6.0 mA, V <sub>DD</sub> = 4.5V | | | | RXnBF Pin | _ | 0.6 | V | I <sub>OL</sub> = +8.5 mA, V <sub>DD</sub> = 4.5V | | | | SO, CLKOUT Pins | _ | 0.6 | V | I <sub>OL</sub> = +2.1 mA, V <sub>DD</sub> = 4.5V | | | | INT Pin | _ | 0.6 | V | I <sub>OL</sub> = +1.6 mA, V <sub>DD</sub> = 4.5V | | | | High-Level Output Voltage | | | V | | | | $v_{OH}$ | TXCAN, RXnBF Pins | V <sub>DD</sub> - 0.7 | _ | V | I <sub>OH</sub> = -3.0 mA, V <sub>DD</sub> = 4.5V | | | | SO, CLKOUT Pins | V <sub>DD</sub> - 0.5 | _ | V | I <sub>OH</sub> = -400 μA, V <sub>DD</sub> = 4.5V | | | | INT Pin | V <sub>DD</sub> - 0.7 | _ | V | I <sub>OH</sub> = -1.0 mA, V <sub>DD</sub> = 4.5V | | | | Input Leakage Current | | | | | | | ILI | All I/Os except OSC1 and<br>TXnRTS Pins | -1 | +1 | μА | $\overline{CS} = \overline{RESET} = V_{DD},$ $V_{IN} = V_{SS} \text{ to } V_{DD}$ | | | | OSC1 Pin | -5 | +5 | μΑ | 33 22 | | | C <sub>INT</sub> | Internal Capacitance<br>(all inputs and outputs) | _ | 7 | pF | T <sub>AMB</sub> = +25°C, f <sub>C</sub> = 1.0 MHz, V <sub>DD</sub> = 0V (Note 1) | | | I <sub>DD</sub> | Operating Current | _ | 10 | mA | V <sub>DD</sub> = 5.5V, F <sub>OSC</sub> = 25 MHz, F <sub>CLK</sub> = 1<br>MHz, SO = Open | | | I <sub>DDS</sub> | Standby Current<br>(Sleep mode) | _ | 5 | μА | CS, TXnRTS = $V_{DD}$ , inputs tied to $V_{DD}$ or $V_{SS}$ , $-40^{\circ}$ C to $+85^{\circ}$ C | | | | | _ | 8 | μΑ | CS, TXnRTS = V <sub>DD</sub> | Note: This parameter is periodically sampled and not 100% tested. ## **TABLE 4: OSCILLATOR TIMING CHARACTERISTICS** | | Oscillator Timing Characteristics | | | 7V to 5.5V | Industrial (I): T <sub>AMB</sub> = -40°C to +85°C | | | |------------|-----------------------------------|--------------------------------------|----------|--------------|---------------------------------------------------|------------------------------------------------------------------|--| | Param. No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | | | FOSC | Clock In Frequency | 1<br>1 | 40<br>25 | MHz<br>MHz | V <sub>DD</sub> = 4.5V to 5.5V<br>V <sub>DD</sub> = 2.7V to 5.5V | | | | T <sub>OSC</sub> | Clock In Period | 25<br>40 | 1000<br>1000 | ns | V <sub>DD</sub> = 4.5V to 5.5V<br>V <sub>DD</sub> = 2.7V to 5.5V | | | | T <sub>DUTY</sub> | Duty Cycle<br>(external clock input) | 0.45 | 0.55 | _ | T <sub>OSH</sub> / (T <sub>OSH</sub> + T <sub>OSL</sub> ) | | Note 1: This parameter is periodically sampled and not 100% tested. ## **TABLE 5: CAN INTERFACE AC CHARACTERISTICS** | CAN Interface AC Characteristics | | | V <sub>DD</sub> = 2.2 | 7V to 5.5V | Industrial (I): T <sub>AMB</sub> = -40°C to +85°C | | | |----------------------------------|--------------------------|----------------|-----------------------|------------|---------------------------------------------------|------------|--| | Param. No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | | | Twf Wake-up Noise Filter | | 100 | _ | ns | | | ### **TABLE 6: RESET AC CHARACTERISTICS** | | Reset A | C Characteristics | V <sub>DD</sub> = 2.7 | 7V to 5.5V | Industrial (I): T <sub>AMB</sub> = -40°C to +85°C | | | |------------|------------------------------------|-------------------|-----------------------|------------|---------------------------------------------------|------------|--| | Param. No. | Sym. Characteristic | | Min. | Max. | Units | Conditions | | | | t <sub>RL</sub> RESET Pin Low Time | | 2 | _ | μs | | | # **TABLE 7: CLKOUT PIN AC CHARACTERISTICS** | | TABLE 7: CLROOT PIN AC CHARACTERISTICS | | | | | | | | | | |-----------|----------------------------------------|----------------------------------|------|--------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|--| | | CLKOUT Pin AC/DC Characteristics | | | = 2.7V to 5.5V | Industrial (I): T <sub>AMB</sub> = -40°C to +85°C | | | | | | | ıram. No. | . Sym. Characteristic | | Min. | Max. | Units | Conditions | | | | | | | <sup>t</sup> hCLKOUT | CLKOUT Pin High Time | 15 | _ | ns | T <sub>OSC</sub> = 40 ns (Note 1) | | | | | | | <sup>t</sup> ICLKOUT | CLKOUT Pin Low Time | 15 | _ | ns | T <sub>OSC</sub> = 40 ns (Note 1) | | | | | | | <sup>t</sup> rCLKOUT | CLKOUT Pin Rise Time | - | 5 | ns | Measured from 0.3 V <sub>DD</sub> to 0.7 V <sub>DD</sub> (Note 1) | | | | | | | <sup>t</sup> fCLKOUT | CLKOUT Pin Fall Time | - | 5 | ns | Measured from 0.7 V <sub>DD</sub> to 0.3 V <sub>DD</sub> (Note 1) | | | | | | | <sup>t</sup> dCLKOUT | CLKOUT Propagation Delay | - | 100 | ns | Note 1 | | | | | | 15 | t <sub>hSOF</sub> | Start-of-Frame High Time | - | <sup>2 T</sup> OSC | ns | Note 1 | | | | | | 16 | <sup>t</sup> dSOF | Start-of-Frame Propagation Delay | _ | 2T <sub>OSC</sub> +0.5T <sub>Q</sub> | ns | Measured from CAN bit sample point;<br>device is a receiver, BRP[5:0] (CNF1[5:0])<br>= 0<br>(Note 2) | | | | | Note 1: All CLKOUT mode functionality and output frequency are tested at device frequency limits; however, the CLKOUT prescaler is set to divide by one. This parameter is periodically sampled and not 100% tested. 2: Design guidance only, not tested. FIGURE 13: START-OF-FRAME PIN AC CHARACTERISTICS **TABLE 8: SPI INTERFACE AC CHARACTERISTICS** | Si | PI Interfac | e AC Characteristics | V <sub>DD</sub> = 2. | 7V to 5.5V | Industrial (I): T <sub>AMB</sub> = -40°C to +85°C | | | |------------|------------------|-----------------------------|----------------------|------------|---------------------------------------------------|------------|--| | Param. No. | Sym. | Characteristic | Min. | Max. | Units | Conditions | | | | F <sub>CLK</sub> | Clock Frequency | _ | 10 | MHz | | | | 1 | T <sub>CSS</sub> | CS Setup Time | 50 | _ | ns | | | | 2 | T <sub>CSH</sub> | CS Hold Time | 50 | _ | ns | | | | 3 | T <sub>CSD</sub> | CS Disable Time | 50 | _ | ns | | | | 4 | T <sub>SU</sub> | Data Setup Time | 10 | _ | ns | | | | 5 | T <sub>HD</sub> | Data Hold Time | 10 | - | ns | | | | 6 | T <sub>R</sub> | Clock Rise Time | _ | 2 | μs | Note 1 | | | 7 | T <sub>F</sub> | Clock Fall Time | - | 2 | μs | Note 1 | | | 8 | T <sub>HI</sub> | Clock High Time | 45 | - | ns | | | | 9 | T <sub>LO</sub> | Clock Low Time | 45 | _ | ns | | | | 10 | T <sub>CLD</sub> | Clock Delay Time | 50 | _ | ns | | | | 11 | T <sub>CLE</sub> | Clock Enable Time | 50 | _ | ns | | | | 12 | TV | Output Valid from Clock Low | _ | 45 | ns | | | | 13 | T <sub>HO</sub> | Output Hold Time | 0 | _ | ns | | | | 14 | T <sub>DIS</sub> | Output Disable Time | _ | 100 | ns | | | Note $\ \mathbf{1}: \$ This parameter is not 100% tested. # 11. PACKAGING INFORMATION SOP18 SYMBOL MIN NOM MAX 11.25 11. 45 11.65 A1 0. 40TYP A2 1.27 TYP В 10.30 10, 50 10.10 B1 7.30 7.50 7.70 B C 2.24 2.34 2.44 C1 1. 05TYP C2 0.20 0.26 0.33 0.10 0.15 1.40 D1 0.70 0.80 1.00 Е 0.20 0.25 0.30 E1 0° $4^{\circ}$ 8° E2 7° TYP C1 ЕЗ 5° TYP R1 R2 DETAIL "X" FIGURE 14: SOP18(300mil) Package outline dimensions | Unit | | | Inch | _ | | | mm | |-----------------------------------|----|------|--------|------|-------|--------|-------| | Size Range | | Min | Normal | Max | Min | Normal | Max | | Number of Pin | n | | 18 | | | 18 | | | Pin spacing | р | | .050 | | | 1.27 | | | Total height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | Moulded package thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | Overhang clearance § | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | Total width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | Plastic moulded package width | E1 | .291 | .295 | .299 | 7.39 | 7.49 | 7.59 | | Total length | D | .446 | .454 | .462 | 11.33 | 11.53 | 11.73 | | Inverted projection distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | Foot length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | Angle of inclination of the foot | φ | 0 | 4 | 8 | 0 | 4 | 8 | | Pin thickness | С | .009 | .011 | .012 | 0.23 | 0.27 | 0.30 | | Pin width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | Module tip taper | α | 0 | 12 | 15 | 0 | 12 | 15 | | Taper at the bottom of the module | β | 0 | 12 | 15 | 0 | 12 | 15 | ## **NOTES:** DIMENSIONS D AND E1 DO NOT INCLUDE RAW EDGES AND PROTRUSIONS OF THE MOULD. BURRS OR PROTRUSIONS ON EACH SIDE OF THE MOULD MUST NOT EXCEED 0.010" (0.254MM). <u>www.xinluda.com</u> 19 / 21 Rev 1.1 DIP<sub>18</sub> millimeter symbol Min 3. 20 0. 53 bl 0.43 0.49 0.25 0, 30 0.24 0.25 0.26 D 22.80 22.90 23.00 6, 50 2. 54BSC BASE METAL FIGURE 15: DIP8 Package dimensions SECTION A-A ### **NOTES:** - 1) LEAD FRAME: C7025 (THICKNESS: 0.127MM) - 2) LEAD FINISH: SOLDER PLATED - 3) BOTH PACKAGE LENGTH AND WDTHDO NOTINCLUDE FLASH. - 4) FORMED LEAD SHALL BE PLANAR WITH RESPECTTRO ONE ANOTHER WITHIN 0.10(0.004) - 5) CONTROLLING DIMENSION: MM - 6) UNREMOVED FLASH BETWEEN LEADS&PACKAGE END FLASH SHALLNOT EXCEED 0.15MM FROM BOTTOM BODY PERSIDE. - 7) EDP PACKAGE: EXPOSED PAD SIZE P1&P2 ARE VARIATIONSDEPENDING ON DEVCE FUNCTION (DIE PADDLE SIZE). <u>www.xinluda.com</u> 20 / 21 Rev 1.1 FIGURE 17: QFN20 Package dimensions #### **NOTES:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220 - 5) DRAWING IS NOT TO SCALE. # 12. ORDERING INFORMATION | Ordering Information | | | | | | | | | |----------------------|-------------------|-----------------|------------------|---------------------|------|-----------------|---------------------|--| | Part<br>Number | Device<br>Marking | Package<br>type | Body<br>size(mm) | Temperature<br>(°C) | MSL | Transport Media | Package<br>Quantity | | | XD2515 | XD2515 | DIP18 | 22.90*6.50 | -40 to +85 | MSL3 | Tube 20 | 800 | | | XL2515 | XL2515 | SOP18 | 11.53*7.49 | -40 to +85 | MSL3 | T&R | 1000 | | | XL2515-TSS | XL2515-TSS | TSSOP20 | 6.5*4.4 | -40 to +85 | MSL3 | T&R | 2500 | | | XL2515QF20 | XL2515QF20 | QFN20 | 4.0*4.0 | -40 to +85 | MSL3 | T&R | 3300 | | ### 13. REVISION HISTORY | Revision | Date | Date Description of Change | | |----------|-----------|------------------------------------------|--| | V1.0 | 2019/10/1 | /1 Initial Release | | | V1.1 | 2024/8/27 | Update package dimensions (FIGURE 14~17) | | [ if you need help contact us. XINLUDA reserves the right to change the above information without prior notice. ]