

EN: This Datasheet is presented by the manufacturer.

Please visit our website for pricing and availability at www.hestore.hu.

## **Display Elektronik GmbH**

# DATA SHEET

# LCD MODULE

## **DEM 16221 SYH**

Product specification

## **CONTENTS**

| 1. FUNCTIONS & FEATURES              | 2        |
|--------------------------------------|----------|
| 2. MECHANICAL SPECIFICATIONS         | 2        |
| 3. BLOCK DIAGRAM                     | 2        |
| 4. EXTERNAL DIMENSIONS               | 3        |
| 5. PIN ASSIGNMENT                    | 4        |
| 6. PCB DRAWING AND DESCRIPTION       | 5        |
| 7. DISPLAY DATA RAM (DDRAM)          | 5        |
| 8. INSTRUCTION DESCRIPTION           | 6        |
| 9. INTERFACE WITH MPU IN BUS MODE    | 10       |
| 1). Interface with 8-bit MPU         | 10       |
| 2). Interface with 4-bit MPU         | 10       |
| 10. INITIALIZING BY INSTRUCTION      | 11       |
| 1). 8-bit interface mode             | 11       |
| 2). 4-bit interface mode             | 12       |
| 11. MAXIMUM ABSOLUTE POWER RATINGS   | 13       |
| 12. ELECTRICAL CHARACTERISTICS       | 13       |
| 12-1 DC CHARACTERISTICS              | 13       |
| 12-2-1 AC CHARACTERISTICS            | 15       |
| 12-2-2 WRITE MODE                    | 16       |
| 13-2-3 READ MODE                     | 16       |
| 13.STANDARD CHARACTER PATTERN        | 17       |
| 14. FRAME FREQUENCY                  |          |
| 14. FRAME FREQUENC I                 | 18       |
| 15. LCD MODULES HANDLING PRECAUTIONS | 18<br>19 |

DEM 16221 SYH-SERIES Product specification

#### 1. FUNCTIONS & FEATURES

● DEM 16221 SYH-SERIES :

| MODULE                          | FFC       | LCD TYPE         | LCD MODE                    |
|---------------------------------|-----------|------------------|-----------------------------|
| DEM 16221 SYH (solder)          | Soldering | STN Yellow/Green | Reflective Positive Mode    |
| DEM 16221 SYH (solder/transfl.) | Soldering | STN Yellow/Green | Transflective Positive Mode |
| DEM 16221 SYH (FFCR)            | Stiffener | STN Yellow/Green | Reflective Positive Mode    |
| DEM 16221 SYH (FFCR/transfl.)   | Stiffener | STN Yellow/Green | Transflective Positive Mode |
| DEM 16221 SYH (FFCF)            | Stiffener | STN Yellow/Green | Reflective Positive Mode    |
| DEM 16221 SYH (FFCF/transfl.)   | Stiffener | STN Yellow/Green | Transflective Positive Mode |

• Viewing Direction : 6 O'clock (module)

Driving Scheme : 1/16 Duty Cycle, 1/5 Bias
 Power Supply Voltage : 2.7V to 5.5V (typ. 5V)

VLCD Adjustable for Best Contrast : 4.5V (typ.)

Display Format : 16 x 2 Characters ( 5 x 8 dots, Format : 192 Kinds)

● Internal Memory : CGROM (8,320 bits)

: CGRAM ( 64 x 8 bits )

: DDRAM (80 x 8 bits for Digits)

• Interface : Easy Interface with a 4 - bit or 8 - bit MPU

#### 2. MECHANICAL SPECIFICATIONS

Character Pitch : 2.25(w) x 4.30(h) mm
 Character Size : 1.95(w) x 3.8(h) mm

• Character Font : 5 x 7 dots

Dot Size : 0.35(w) x 0.50(h) mm
 Dot Pitch : 0.40(w) x 0.55(h) mm

#### 3. BLOCK Diagram



Figure 1.0

#### 4. External Dimensions

#### a). Soldering-type dimensions



#### b). FFCR-type Dimensions



## c). FFCF-type Dimensions



Figre 4.0

## 5. PIN Assignment

| Pin No. | Symbol          | Function                                              |
|---------|-----------------|-------------------------------------------------------|
| 1       | Vss             | Ground terminal of module                             |
| 2       | V <sub>DD</sub> | Supply terminal of module 2.7 to 5.5 V                |
| 3       | $V_0$           | Power Supply for Liquid crystal Drive                 |
| 4       | RS              | Register Select                                       |
|         |                 | RS = 0 (Instruction Register)                         |
|         |                 | RS = 1 (Data Register)                                |
| 5       | R/W             | Read / Write                                          |
|         |                 | R/W = 1 (Read)                                        |
|         |                 | R/W = 0 (Write)                                       |
| 6       | Е               | Enable                                                |
| 7       | DB0             |                                                       |
| 8       | DB1             | Bi-directional Data Bus, Data Transfer is performed   |
| 9       | DB2             | once, thru DB0~DB7, in the case of interface data.    |
| 10      | DB3             | Length is 8-bits; and twice, thru DB4~DB7 in the case |
| 11      | DB4             | of interface data length is 4-bits.                   |
| 12      | DB5             | Upper four bits first then lower four bits .          |
| 13      | DB6             |                                                       |
| 14      | DB7             |                                                       |

## 6. PCB DRAWING



Figure 5.0

## 7. DISPLAY DATA RAM ( DDRAM )

|             | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 1 | ←        | DISPLAY POSITION |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|----------|------------------|
| FIRST LINE  | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | 0B | 0C | 0D | 0E | 0F   | <b>◆</b> | DD RAM ADDRESS   |
| SECOND LINE | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F   |          |                  |

#### 8. INSTRUCTION DESCRIPTION

#### **Outline**

To overcome the speed difference between the internal clock of KS0070B and the MPU clock, KS0070B performs internal operations by storing control information to IR or DR. The internal operation is determined according to the signal from MPU, composed of read/write and data bus (Refer to Table 5).

Instruction can be divided largely into four kinds .

- (1) KS0070B function set instructions ( set display methods, set data length, etc. )
- (2) address set instruction to internal RAM
- (3) data transfer instructions with internal ram
- (4) others.

The address of the internal RAM is automatically increased or decreased by 1.

\*NOTE : During internal operation, Busy Flag (DB7) is read "1". Busy Flag check must be preceded by the next instruction .

When you make an MPU program with checking the Busy Flag (DB7), it must be necessary 1/2 Fosc for executing the next instruction by falling E signal after the Busy Flag (DB7) goes to "0".

#### **Contents**

#### 1) Clear Display

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Clear all the display data by writing "20H" (space code) to all DRAM addresses, and set the DRAM addresses to "00H" in the AC (address counter). Return cursor to original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1").

#### 2) Return Home

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Х   |

Return Home is the cursor return home instruction .

Set DRAM address to "00H" in the address counter. Return cursor to its original site and return display to its original status, if shifted, Contents of DDRAM does not change.

#### 3) Entry Mode Set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH  |

Set the moving direction of cursor and display .

I/D: Increment/decrement of DDRAM address (cursor or blink)

When I/D = "1", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D = "0", cursor/blink moves to left and DDRAM address is increased by 1.

\*CGRAM operates the same as DDRAM, when reading from or writing to CGRAM.

SH: Shift of entire display

When DDRAM is in read (CGRAM read/write) operation or SH = "0", shift of entire display is not performed. If SH = "1" and in DDRAM write operation, shift of entire display is performed according to I/D value

(I/D = "1" : shift left, I/D = "0" : shift right).

VERSLON 4 6

#### 4).Display ON/OFF CONTROL

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   |

Control display/cursor/blink ON/OFF 1 bit register.

D: Display ON/OFF control bit

When D = "1", entire display is turned on.

When D = "0", display is turned off, but display data is remained in DDRAM.

C: Cursor ON/OFF control bit

When C = "1", cursor is turned on.

When C = "0", cursor is disappeared in current display, but I/D register remains its data.

B: Cursor Blink ON/OFF control bit

When B = "1", cursor blink is on , that performs alternate between all the "1" data and display character at the cursor position.

When B = "0", blink is off.

#### 5). Cursor or Display Shift

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | Χ   | Χ   |

Without writing or reading of display data, Shift right/left cursor position or display

This instruction is used to correct or search display data . (Refer to Table 4)

During 2-line mode display, cursor moves to the 2nd line after 40th digit of 1st line.

Note that display shift is performed simultaneously in all the line.

When displayed data is shifted repeatedly, each line shifted individually.

When displayed shift is performed, the contents of address counter are not changed .

Table 4 Shift patterns according to S/C and R/L bits

| S/C | R/L | Operation                                                                 |
|-----|-----|---------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, AC is decreased by 1                            |
| 0   | 1   | Shift cursor to the right, AC is decreased by 2                           |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display |

#### 6).Function Set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 1   | DL  | Ν   | F   | Χ   | Χ   |

DL: Interface data length control bit

When DL = "1", it means 8-bit bus mode with MPU.

When DL = "0", it means 4-bit bus mode with MPU. So to speak, DL is a signal to select 8-bit or 4-bit bus mode.

When 4-bit bus mode, it needs to transfer 4-bit data in two parts .

N: Display line number control bit

When N = "1", 2-Line display mode is set.

When N = "0", 1-Line display mode is set.

F: Display font type control bit

When F = "0", 5 X 7 dots format display mode.

When F = "1", 5 X 10 dots format display mode.

#### 7).Set CGRAM Address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM Address to AC.

This instruction makes CGRAM data available from MPU.

#### 8).Set DDRAM Address

|   | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 0  | 0   | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM Address to AC.

This instruction makes DDRAM data available from MPU.

In 1-line display mode (N=0, NW=0), DDRAM address is from "00H" to "4FH".

In 2-line display mode (N=1, NW=0), DDRAM address in the 1st line is from "00H" to "27H",and DDRAM address in the 2nd line is from "40H" to "67H".

#### 9) Read Busy Flag & Address

|   |   |    |     |     |     |     |     |     | DB0 |
|---|---|----|-----|-----|-----|-----|-----|-----|-----|
| 0 | 0 | BF | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

This instruction shows whether KS0070B is in internal operation or not. If the resultant BF is High, the internal operation is in progress and should wait until BF to become "Low", which by then the next instruction can be performed. In this instruction value of address counter can also be read.

#### 10) Write data to RAM

|   | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| ĺ | 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Write binary 8-bit data to DRAM/CRAM/SEAGRAM.

The selection of RAM from DRAM, CRAM or SEAGRAM, is set by the previous address set instruction: DDRAM address set, CGRAM address set, SEGRAM address set, RAM set instruction can also determines the AC direction to RAM

After write operation, the address is automatically increased/decreased by 1, according to the entry mode.

#### 11) Read data from RAM

|   | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Read binary 8-bit data to DDRAM/CRAM.

The selection of RAM is set by the previous address set instruction. If address set instruction of RAM is not performed before this instruction, the data that read first is invalid, as the direction of AC is not determined. If the RAM data is read several times without RAM address set instruction before read operation, the correct RAM data from the second, but the first data would be incorrect, as there is not time to transfer RAM data. In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction: it also transfer RAM data to output data register.

After read operation address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

\*In case of RAM write operation, AC is increased/decreased by 1 like read operation after this. In this time, AC indicates the next address position, but the previous data can only by read instruction.

## (CONTINUED)

Table 5. Instruction Set

|                                  |    |     |     | Ins | truc | tior | CO  | de  |     | Execution |            |                                                                                                                        |
|----------------------------------|----|-----|-----|-----|------|------|-----|-----|-----|-----------|------------|------------------------------------------------------------------------------------------------------------------------|
| Instruction                      | RS | R/W | DB7 | DB6 | DB5  | DB4  | DB3 | DB2 | DB1 | DB0       | time (fosc | Description                                                                                                            |
|                                  |    |     |     |     |      |      |     |     |     |           | =270KHz)   | •                                                                                                                      |
| clear<br>Display                 | 0  | 0   | 0   | 0   | 0    | 0    | 0   | 0   | 0   | 1         | 1.53ms     | Write "20H" to DDRAM. And set DDRAM address to "00H" from AC.                                                          |
| Return<br>home                   | 0  | 0   | 0   | 0   | 0    | 0    | 0   | 0   | 1   | Х         | 1.53ms     | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted.                              |
| Entry<br>mode set                | 0  | 0   | 0   | 0   | 0    | 0    | 0   | 1   | I/D | SH        | 39us       | Assign cursor moving direction and enable the shift of entire display                                                  |
| Display on/<br>off control       | 0  | 0   | 0   | 0   | 0    | 0    | 1   | D   | С   | В         | 39us       | Set display (D), cursor (C), and blinking of cursor (B) on/off control bit .                                           |
| Cursor or<br>Display<br>shift    | 0  | 0   | 0   | 0   | 0    | 1    | S/C | R/L | Х   | Х         | 39us       | Set cursor moving and display shift control bit, and the direction, without changing of DRAM data.                     |
| Function<br>Set                  | 0  | 0   | 0   | 0   | 1    | DL   | N   | F   | Х   | Х         | 39us       | Set interface data length (DL: 4-bit/8-bit), numbers of display line (N: 1-line/2-line, Display font type (F: 0)       |
| Set CGRAM<br>Address             | 0  | 0   | 0   | 1   | AC5  | AC4  | AC3 | AC2 | AC1 | AC0       | 39us       | Set CGRAM address in address counter.                                                                                  |
| Set DDRAM<br>Address             | 0  | 0   | 1   | AC6 | AC5  | AC4  | AC3 | AC2 | AC1 | AC0       | 39us       | Set DDRAM address in address counter.                                                                                  |
| Read Busy<br>flag and<br>Address | 0  | 1   | BF  | AC6 | AC5  | AC4  | AC3 | AC2 | AC1 | AC0       | 0us        | Whether during internal operation or not can be known by reading BF. The contents of address counter can also be read. |
| Write Data<br>to RAM             | 1  | 0   | D7  | D6  | D5   | D4   | D3  | D2  | D1  | D0        | 43us       | Write data into internal RAM ( DDRAM/CGRAM )                                                                           |
| Read Data<br>from RAM            | 1  | 1   | D7  | D6  | D5   | D4   | D3  | D2  | D1  | D0        | 43us       | Read data into internal RAM ( DDRAM/CGRAM )                                                                            |

NOTE: When you make an MPU program with checking the Bus Flag (DB7), it must be necessary 1/2F osc for executing the next instruction by falling E signal after the Busy Flag (DB7) goes to "0".

#### 9. INTERFACE WITH MPU IN BUS MODE

#### 1). Interface with 8-bit MPU

When interface data length are 8-bits, transfer is performed all at once through 8 ports. From DB0 to DB7. An Example of timing sequence is shown below.



Figure 6.0. Example of 8-bit bus mode timing Diagram

#### 2) Interface with 4-bits MPU

When interfacing data length aref 4-bits, only 4 ports, from DB4 to DB7, are used as data bus.

At first, higher 4-bit (in case of 8-bit bus mode, the contents of DB4~DB7) are transferred, and then the lower 4-bit (in case of 8-bit bus mode, the contents of DB0~DB3) are transferred. So transfer is performed in two parts. Busy Flag outputs"1" after the second transfer are ended.

Example of timing sequence is shown below.



Figure 7.0 Example of 4-bit bus mode timing Diagram

#### 10. INITIALIZING BY INSTRUCTION

#### 10-1 8-bit interface mode



#### 10-2 4-bit interface mode



## 11. MAXIMUM ABSOLUTE POWER RATINGS ( $Ta = 25 \, ^{\circ}$ C)

| Item                    | Symbol           | Standard value                 | Unit            |
|-------------------------|------------------|--------------------------------|-----------------|
| Power supply voltage(1) | $V_{DD}$         | -0.3 ~ +7.0                    | V               |
| Power supply voltage(2) | V <sub>0</sub>   | $V_{DD}$ -15.0 ~ $V_{DD}$ +0.3 | V               |
| Input voltage           | $V_{IN}$         | -0.3 ~ V <sub>DD</sub> +0.3    | V               |
| Operating temperature   | Topr             | -20 ~ +70                      | °C              |
| Storage temperature     | T <sub>stg</sub> | -25 ~ +75                      | $_{\mathbb{C}}$ |

## 12. Electrical Characteristics

12-1-1. DC Characteristics ( $V_{DD}$  = 4.5V ~ 5.5V, Ta = -20 ~ +70 °C)

| Characteristic        | Cumbal                | Star          | ndard V | alue              | Test                                                              | Unit       |
|-----------------------|-----------------------|---------------|---------|-------------------|-------------------------------------------------------------------|------------|
| Characteristic        | Symbol                | MIN           | TYP     | MAX               | Condition                                                         | Ullit      |
| Operating Voltage     | $V_{DD}$              | 4,5           | _       | 5,5               | _                                                                 | V          |
|                       | $I_{DD1}$             |               | 0,7     | 1.0               | ceramic resonator<br>fosc = 250kHz                                |            |
| Supply Current        | $I_{DD2}$             |               | 0.4     | 0.6               | Resistor oscillation<br>external clock operation<br>fosc = 270kHz | mA         |
| Input Voltage(1)      | $V_{IH1}$             | 2.2           | _       | $V_{\mathrm{DD}}$ | _                                                                 | <b>3</b> 7 |
| (except OSC1)         | $V_{IL1}$             | -0,3          | _       | 0,6               | _                                                                 | V          |
| Input Voltage(2)      | $V_{IH2}$             | $V_{DD}$ -1.0 |         | $V_{\mathrm{DD}}$ | _                                                                 | 17         |
| (OSC1)                | $V_{IL2}$             | -0.2          | _       | 1.0               | _                                                                 | V          |
| Output Voltage (1)    | $V_{OH1}$             | 2,4           | _       | _                 | I <sub>OH</sub> =-0.205mA                                         | V          |
| (DB0 TO DB7)          | V <sub>OL1</sub>      | _             | _       | 0,4               | I <sub>OL</sub> =1.2uA                                            | V          |
| Output Voltage (2)    | $V_{OH2}$             | $0.9V_{DD}$   | _       | _                 | I <sub>OH</sub> =-40uA                                            | V          |
| (except DB0 TO DB7)   | $V_{OL2}$             | _             | _       | $0.1V_{DD}$       | I <sub>OL</sub> =40uA                                             | V          |
| Voltage Drop          | $Vd_{COM}$ $Vd_{SEG}$ | _             |         | 1 1               | $I_O = \pm 0.1 \text{mA}$                                         | V          |
| Input Leakage Current | I <sub>IL</sub>       | -1            |         | 1                 | Vin=0 V to Vdd                                                    |            |
| Low Input Current     | I <sub>IN</sub>       | -50           | -125    | -250              | VIN=0V,VDD=5V(pull up)                                            | uA         |
| Internal Clock        | $f_{OSC}$             | 190           | 270     | 350               | $Rf = 91k \pm 2\%$                                                | 1 77       |
| (external Rf)         |                       |               |         |                   | (V <sub>DD</sub> =5V)                                             | kHz        |
|                       | $f_{EC}$              | 150           | 250     | 350               |                                                                   | kHz        |
| External Clock        | duty                  | 45            | 50      | 55                | _                                                                 | %          |
|                       | $t_R, t_F$            | _             | _       | 0,2               |                                                                   | us         |
| LCD Driving Voltage   | VLCD                  | 4.6           |         | 10.0              | V <sub>DD</sub> -V <sub>5</sub> (1/5 Bias )                       | V          |

## (CONTINUED)

$$(V_{DD} = 2.7V \sim 5.5V, Ta = -20 \sim +70 \,{}^{\circ}\text{C})$$

| Chamastanistia        | Cymbol             | Star                 | ndard V | alue                 | Test                                        | Unit |
|-----------------------|--------------------|----------------------|---------|----------------------|---------------------------------------------|------|
| Characteristic        | Symbol             | MIN                  | TYP     | MAX                  | Condition                                   | Unit |
| Operating Voltage     | $V_{DD}$           | 2.7                  | _       | 5,5                  | _                                           | V    |
|                       | $I_{DD1}$          | _                    | 0.3     | 0.5                  | ceramic resonator                           |      |
|                       |                    |                      |         |                      | fosc = 250kHz                               |      |
| Supply Current        |                    |                      |         |                      | Resistor oscillation                        | mA   |
|                       | $I_{\mathrm{DD2}}$ | _                    | 0.17    | 0.3                  | external clock operation                    |      |
|                       |                    |                      |         |                      | fosc = 270kHz                               |      |
| Input Voltage(1)      | $V_{IH1}$          | $0.7V_{DD}$          | _       | $V_{DD}$             | _                                           | V    |
| (except OSC1)         | $V_{IL1}$          | -0,3                 | _       | 0.4                  | _                                           | V    |
| Input Voltage(2)      | $V_{IH2}$          | $0.7V_{DD}$          | 1       | $V_{DD}$             | _                                           | V    |
| (OSC1)                | $V_{IL2}$          |                      | _       | $0.2V_{DD}$          | _                                           | V    |
| Output Voltage (1)    | $V_{OH1}$          | 2                    | _       | _                    | I <sub>OH</sub> =-0.1mA                     | V    |
| (DB0 TO DB7)          | V <sub>OL1</sub>   | _                    | _       | 0,4                  | I <sub>OL</sub> =0.1mA                      | V    |
| Output Voltage (2)    | $V_{OH2}$          | $0.8V_{\mathrm{DD}}$ |         | _                    | I <sub>OH</sub> =-40uA                      | V    |
| (except DB0 TO DB7)   | $V_{OL2}$          | _                    | _       | $0.2V_{\mathrm{DD}}$ | I <sub>OL</sub> =40uA                       | V    |
| Voltage Drop          | $Vd_{COM}$         | _                    | _       | 1                    | $I_O = \pm 0.1 \text{mA}$                   | V    |
| Voltage Diop          | $Vd_{SEG}$         | _                    | _       | 1,5                  | <u> </u>                                    | V    |
| Input Leakage Current | $I_{IL}$           | -1                   | _       | 1                    | Vin=0 V to Vdd                              | 33 A |
| Low Input Current     | $I_{IN}$           | -10                  | -50     | -120                 | VIN=0V,VDD=5V(pull up)                      | uA   |
| Internal Clock        | $f_{OSC}$          | 190                  | 250     | 350                  | $Rf = 75k \pm 2\%$                          | kHz  |
| (external Rf)         |                    |                      |         |                      | $(V_{DD}=3V)$                               | КПХ  |
|                       | $f_{EC}$           | 125                  | 270     | 350                  |                                             | kHz  |
| External Clock        | duty               | 45                   | 50      | 55                   | _                                           | %    |
|                       | $t_R, t_F$         | _                    |         | 0,2                  | <u> </u>                                    | us   |
| LCD Driving Voltage   | VLCD               | 3.0                  |         | 10.0                 | V <sub>DD</sub> -V <sub>5</sub> (1/5 Bias ) | V    |

#### 12-2-1 AC Characteristics

 $(V_{DD} = 4.5V \sim 5.5V, Ta = -20 \sim +70 ^{\circ}C)$ 

| Mode                  | Item                      | Symbol                         | Min | Тур | Max | Unit |
|-----------------------|---------------------------|--------------------------------|-----|-----|-----|------|
|                       | E Cycle Time              | t <sub>C</sub>                 | 500 |     | _   |      |
|                       | E Rise/Fall Time          | t <sub>R</sub> ,t <sub>F</sub> | _   | _   | 25  |      |
| (1) Write Mode        | E Pulse Width (High, Low) | t <sub>w</sub>                 | 220 |     | _   |      |
| (refer to Figure 8.0) | R/W and RS Setup Time     | t <sub>su1</sub>               | 40  |     | _   | ns   |
|                       | R/W and RS Hold Time      | t <sub>H1</sub>                | 10  | _   | _   |      |
|                       | Data Setup Time           | t <sub>su2</sub>               | 60  |     | _   |      |
|                       | Data Hold Time            | t <sub>H2</sub>                | 10  |     |     |      |
|                       | E Cycle Time              | t <sub>C</sub>                 | 500 |     | _   |      |
|                       | E Rise/Fall Time          | t <sub>R</sub> ,t <sub>F</sub> | _   | _   | 25  |      |
| (2) Read Mode         | E Pulse Width (High, Low) | t <sub>w</sub>                 | 220 |     |     |      |
| (refer to Figure 9.0) | R/W and RS Setup Time     | t <sub>su</sub>                | 40  |     |     | ns   |
|                       | R/W and RS Hold Time      | t <sub>H</sub>                 | 10  | _   | _   |      |
|                       | Data Out Delay Time       | t <sub>D</sub>                 |     |     | 120 |      |
|                       | Data Hold Time            | t <sub>DH</sub>                | 20  |     |     |      |

 $(V_{DD} = 2.7V \sim 5.5V, Ta = -20 \sim +70 \,^{\circ}C)$ 

| Mode                  | Item                      | Symbol           | Min  | Тур | Max | Unit |
|-----------------------|---------------------------|------------------|------|-----|-----|------|
|                       | E Cycle Time              | t <sub>C</sub>   | 1400 |     |     |      |
|                       | E Rise/Fall Time          | $t_R, t_F$       |      |     | 25  |      |
| (3) Write Mode        | E Pulse Width (High, Low) | t <sub>w</sub>   | 400  |     |     |      |
| (refer to Figure 8.0) | R/W and RS Setup Time     | t <sub>su1</sub> | 60   | _   |     | ns   |
|                       | R/W and RS Hold Time      | t <sub>H1</sub>  | 20   |     |     |      |
|                       | Data Setup Time           | t <sub>su2</sub> | 140  |     |     |      |
|                       | Data Hold Time            | t <sub>H2</sub>  | 10   | _   |     |      |
|                       | E Cycle Time              | t <sub>C</sub>   | 1400 | _   |     |      |
|                       | E Rise/Fall Time          | $t_R, t_F$       | _    |     | 25  |      |
| (4) Read Mode         | E Pulse Width (High, Low) | t <sub>w</sub>   | 450  |     |     |      |
| (refer to Figure 9.0) | R/W and RS Setup Time     | t <sub>su</sub>  | 60   | _   |     | ns   |
|                       | R/W and RS Hold Time      | t <sub>H</sub>   | 20   |     | _   |      |
|                       | Data Out Delay Time       | t <sub>D</sub>   |      |     | 360 |      |
|                       | Data Hold Time            | t <sub>DH</sub>  | 5    |     | —   |      |

#### 12-2-2. Write Mode



Figure 8.0

#### 12-2-3. Read Mode



Figure 9.0

## 13 STANDARD CHARACTER PATTERN

| Upper(4bit) | LLLL          | LLLH | LLHL | LLHH | LHLL | LHLH | LHHL | LHHH | HLLL | HLLH | HLHL | НГНН | HHLL | HHLH | нннг | нннн |
|-------------|---------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| LLLL        | CG RAM<br>(1) |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLLH        | (2)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHL        | (3)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHH        | (4)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLL        | (5)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLH        | (6)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHHL        | (7)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LННН        | (8)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLL        | (1)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLH        | (2)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLHL        | (3)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| нінн        | (4)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHLL        | (5)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| ннін        | (6)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| НННГ        | (7)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| нннн        | (8)           |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

VERSI ON: 4

| Ch        | Character Code ( DDRAM data |    |    |    |    |    |    |            | CGRAM Address |    |           |            |            |            |    | C  | 3RA | M Da | nta |    |    | Pattern        |
|-----------|-----------------------------|----|----|----|----|----|----|------------|---------------|----|-----------|------------|------------|------------|----|----|-----|------|-----|----|----|----------------|
| <b>D7</b> | D6                          | D5 | D4 | D3 | D2 | D1 | D0 | <b>A</b> 5 | <b>A</b> 4    | А3 | <b>A2</b> | <b>A</b> 1 | <b>A</b> 0 | <b>P</b> 7 | P6 | P5 | P4  | P3   | P2  | P1 | P0 | number         |
| 0         | 0                           | 0  | 0  | Х  | 0  | 0  | 0  | 0          | 0             | 0  | 0         | 0          | 0          | Х          | Χ  | Χ  | 0   |      |     |    | 0  | Pattern 1      |
|           |                             |    |    |    |    |    |    |            |               |    | 0         | 0          | 1          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 0         | 1          | 0          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    | :  |    |    |    |            |               | ÷  | 0         | 1          | 1          |            | i  |    |     |      |     |    |    |                |
|           |                             |    |    | •  |    |    |    |            |               | ÷  | 1         | 0          | 0          |            | :  |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 0          | 1          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 1          | 0          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 1          | 1          |            |    |    | 0   | 0    | 0   | 0  | 0  |                |
|           |                             |    |    |    |    |    |    |            |               |    |           |            |            |            |    |    |     |      |     |    |    | Pattern 8      |
|           |                             |    |    | •  |    |    |    |            |               |    |           |            |            |            |    |    |     | ÷    |     |    |    |                |
|           |                             |    |    | :  |    |    |    |            |               |    | :         |            |            |            |    |    |     | :    |     |    |    |                |
|           |                             |    |    |    |    |    |    |            |               |    |           |            |            |            |    |    |     |      |     |    |    |                |
| 0         | 0                           | 0  | 0  | Χ  | 1  | 1  | 1  | 1          | 1             | 1  | 0         | 0          | 0          | Χ          | Χ  | Χ  |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 0         | 0          | 1          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               | :  | 0         | 1          | 0          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    | •  |    |    |    |            |               |    | 0         | 1          | 1          |            | :  |    |     |      |     |    |    |                |
|           |                             |    |    | •  |    |    |    |            |               |    | 1         | 0          | 0          |            | •  |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 0          | 1          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 1          | 0          |            |    |    |     | 0    | 0   | 0  |    |                |
|           |                             |    |    |    |    |    |    |            |               |    | 1         | 1          | 1          |            |    |    | 0   | 0    | 0   | 0  | 0  | x": don't care |

Table 3. Relationship Between character Code (DDRAM) and Character Pattern (CGRAM)

## 14. FRAME FREQUENCY (1/16 duty cycle)

## A-type Waveform



<sup>\*</sup> fosc = 270 kHz (1 clock = 3.7 us )

Figure 10.0

#### 15. LCD Modules Handling precautions

- The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place ,etc.
- If the display panel is damaged and the liquid crystal substance inside it leaks out, do not get any in your mouth. If the substance come into contact with your skin or clothes promptly wash it off using soap and water.
- Do not apply excessive force to the display surface or the adjoining areas since this may cause the color tone to vary.
- The polarizer covering the display surface of the LCD module is soft and easily scratched. handle this polarize carefully
- To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - -Be sure to ground the body when handling the LCD Modules.
  - -Tools required for assembly, such as soldering irons, must be properly grounded.
  - -To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - -The LCD Module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

#### • Storage Precautions

When storing the LCD Modules, avoid exposure to direct sunlight or to the light of fluorescent lamps. Keep the modules in bags designed to prevent static electricity charging under low temperature / normal humidity conditions ( avoid high temperature / high humidity and low temperatures below 0°C). Whenever possible, the LCD Modules should be stored in the same conditions in which they were shipped from our company.

#### 16. Others

- Liquid crystals solidify at low temperature (below the storage temperature range) leading to defective orientation of liquid crystal or the generation of air bubbles (black or white). Air bubbles may also be generated if the module is subjected to a strong shock at a low temperature.
- If the LCD Modules have been operating for a long time showing the same display patterns the display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. Abnormal operating status can be resumed to be normal condition by suspending use for some time. It should be noted that this phenomena does not adversely affect performance reliability.
- To minimize the performance degradation of the LCD Modules resulting from caused by static electricity, etc. Exercise care to avoid holding the following sections when handling the modules:
  - -Exposed area of the printed circuit board
  - -Terminal electrode sections